Claims
- 1. An integrated circuit memory device comprising a sense amplifier and an associated differential amplifier, said sense amplifier being coupled to a first regulated voltage source and said differential amplifier having an unregulated voltage source associated therewith, said differential amplifier comprising:
- a regulator coupled to said unregulated voltage source and a second regulated voltage source which is a function of said first regulated voltage source, said regulator furnishing a regulated voltage output to said differential amplifier which is a function of said first and second regulated voltage sources.
- 2. The integrated circuit memory device of claim 1 wherein said second regulated voltage source comprises V.sub.ccp.
- 3. The integrated circuit memory device of claim 2 wherein said unregulated voltage source comprises V.sub.cc.
- 4. The integrated circuit memory device of claim 1 wherein said regulator comprises a semiconductor switching device.
- 5. The integrated circuit memory device of claim 4 wherein said switching device comprises an MOS transistor.
- 6. A method for furnishing a regulated voltage to a differential amplifier associated with an unregulated voltage source in an integrated circuit memory device including a sense amplifier coupled to a regulated voltage source comprising:
- coupling said unregulated voltage source to a first input of a voltage regulator associated with said differential amplifier;
- supplying a second regulated voltage to a second input of said voltage regulator, said second regulated voltage being a function of a voltage output of said regulated voltage source; and
- providing said regulated voltage to said differential amplifier, said regulated voltage being a function of said second regulated voltage.
- 7. The method of claim 6 wherein said step of supplying said second regulated voltage is carried out by a source of V.sub.ccp.
- 8. The method of claim 6 wherein said step of coupling said unregulated voltage source is carried out by a source of V.sub.cc.
- 9. The method of claim 6 wherein said steps of coupling, supplying and providing are carried out by means of a semiconductor switching device.
- 10. The method of claim 9 wherein said step of coupling is carried out by means of a source terminal of an n-channel MOS transistor.
- 11. The method of claim 10 wherein said step of supplying is carried out by means of a gate terminal of said n-channel MOS transistor.
- 12. The method of claim 10 wherein said step of providing is carried out by means of a drain terminal of said n-channel MOS transistor.
- 13. The method of claim 12 wherein said regulated voltage substantially comprises said second regulated voltage minus a threshold voltage of said n-channel MOS transistor.
- 14. An integrated circuit memory device comprising a sense amplifier and an associated differential amplifier, said sense amplifier being coupled to a first regulated voltage source and said differential amplifier having an unregulated voltage source associated therewith, said differential amplifier comprising:
- an n-channel transistor coupled to said unregulated voltage source and a second regulated voltage source which is a function of said first regulated voltage source, said n-channel transistor furnishing a regulated voltage output to said differential amplifier which is a function of said first and second regulated voltage sources.
- 15. The integrated circuit memory device of claim 14 wherein said regulated voltage output substantially comprises a voltage of said second regulated voltage source minus a threshold voltage of said n-channel transistor.
CROSS REFERENCE TO RELATED PATENTS
The present invention is related to the subject matter disclosed in U.S. Pat. No. 5,663,915 assigned to United Memories, Inc., Colorado Springs, Colo. and Nippon Steel Semiconductor Corporation, Tateyama, Japan, assignees of the present invention, the disclosure of which is herein specifically incorporated by this reference.
US Referenced Citations (5)