Claims
- 1. A Network Interface Card (NIC) for coupling a device to a communications network including:
a system interface section with functional circuits that process information so that said information can be received and forwarded to a system bus; a Medium Access Controller (MAC) storing and executing Medium Access Layer functions wherein information is being transferred or received in accordance with a predetermined protocol; and a Network Interface section including a receiver and a generator; said generator producing transmit waveforms wherein the rise and fall times of the transmit waveforms are dependent on clocked control of Master Delay Circuit and Replica Delay circuits implemented in said generator.
- 2. The NIC of claim 1 wherein the predetermined protocol includes Token Ring or ethernet or ATM.
- 3. The NIC of claims 1 or 2 further including a filtering network coupled to the generator; and
a coupler connecting the filtering network to the communications network.
- 4. The NIC of claim 3 wherein the coupler includes a transformer.
- 5. The NIC of claim 3 wherein the filtering network includes a pair of series connected resistors; and
a capacitor interconnecting a point intermediate, the series connected resistors to a first reference voltage level.
- 6. The NIC of claim 5 further including a reference voltage generator coupled to the point and the capacitor.
- 7. A waveform generator including:
a delay phase lock loop generator being responsive to a reference frequency and operatively generating control signals at precisely spaced time intervals; at least one replica delay line receiving data signals and using said control signals to advance the data signals there-through; and a conversion circuit arrangement being responsive to convert signals outputted from said at least one replica delay line.
- 8. The waveform generator of claim 7 further including an interface system for coupling said at least one replica delay line to data input lines.
- 9. The waveform generator of claims 7 or 8 further including a filtering network coupled to said conversion circuit arrangement.
- 10. The waveform generator of claim 8 wherein the interface system includes inverting and non-inverting buffers.
- 11. The waveform generator of claim 9 wherein the filtering network includes a voltage generator;
a capacitor connected to the voltage generator; and a pair of series connected resistor operatively coupled to the capacitor.
- 12. The waveform generator of claim 7 wherein the master delay line further includes a plurality of delay cells configured as a ring oscillator;
a phase/frequency detector coupled to the master delay line; a change pump coupled to the phase/frequency detector; and a loop filter circuit coupled to the charge pump and the master delay line.
- 13. The waveform generator of claim 12 further including a Pbias Generator coupled to the charge pump and the master delay line.
- 14. The waveform generator of claim 12 further including a plurality of pre-driver circuits one of each operatively connected to the output of a delay cell and converting double ended signals to a single ended signal.
- 15. The waveform generator of claim 7 wherein the conversion circuit arrangement includes digital-to-analog converters (DACs).
- 16. The waveform generator of claim 16 wherein the DACs further includes a plurality of switched current sources connected in a push-pull configuration.
CROSS REFERENCE TO RELATED PATENT APPLICATION
[0001] The present patent application relates to patent application Ser. No. ______, (attorney docket number RA998-051), filed currently herewith and assigned to the assignee of the present invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09160907 |
Sep 1998 |
US |
Child |
10462852 |
Jun 2003 |
US |