Claims
- 1. A data processing system comprising:
- a central processing unit executing an instruction and generating logical addresses;
- a memory management unit converting a logical address received from said central processing unit into a physical address;
- a bus receiving a physical address from said memory management unit;
- a memory device;
- a cache memory coupled to said central processing unit and storing data read from said memory device; and
- a control circuit coupled to said bus, which receives a physical address from said memory management unit through said bus and inhibits an operation of writing data read from said memory device into said cache memory when a predetermined address of said memory device is accessed by said physical address from said bus.
- 2. A data processing system according to claim 1,
- wherein said predetermined address is for communicating a message between processors in a multi-processor system.
- 3. A data processing system according to claim 1, wherein said memory device is a shared memory between processors in a multi-processor system.
- 4. A data processing system according to claim 1,
- wherein said control circuit includes:
- a control signal generator receiving the physical address from said memory management unit and generating a control signal when a predetermined address of said memory device is accessed by said physical address from said bus; and
- a cache memory control circuit inhibiting the writing operation in response to the control signal.
- 5. A data processing system according to claim 1, further comprising:
- an input/output control device coupled to said bus.
- 6. A data processing system comprising:
- a central processing unit executing an instruction and generating logical addresses;
- a memory management unit converting a logical address received from said central processing unit into a physical address;
- a memory device;
- a cache memory coupled to said central processing unit and storing data read from said memory device;
- a signal generating circuit receiving a physical address from said memory management unit and generating a control signal when a predetermined address of said memory device is accessed by said physical address from said memory management unit; and
- a cache memory control circuit inhibiting an operation of writing data read from said memory device into said cache memory in response to the control signal.
- 7. A data processing system according to claim 6, further comprising:
- a bus coupled to said memory management unit;
- wherein said signal generating circuit is coupled between said bus and said memory device.
- 8. A data processing system according to claim 7, further comprising:
- an input/output control device coupled to said bus.
- 9. A data processing system according to claim 6,
- wherein said predetermined address is for communicating a message between processors in a multi-processor system.
- 10. A data processing system according to claim 6,
- wherein said memory device is a shared memory between processors in a multi-processor system.
- 11. A data processing system comprising:
- a central processing unit generating logical addresses;
- a memory management unit converting a logical address received from said central processing unit into a physical address;
- a bus receiving a physical address from said memory management unit;
- a memory;
- a circuit changing data in said memory independently of said central processing unit;
- a cache memory coupled to said central processing unit and storing data from said memory; and
- a control circuit receiving a physical address from said memory management unit and inhibiting an operation of writing data from said memory into said cache memory when a memory region of said memory, which is shared by said circuit and said central processing unit, is accessed by said physical address from said memory management unit.
Priority Claims (2)
Number |
Date |
Country |
Kind |
59-8572 |
Jan 1984 |
JPX |
|
59-110764 |
Jun 1984 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/804,739, filed Dec. 11, 1991 now U.S. Pat. No. 5,479,625 which is a continuation of application Ser. No. 07/183,401, filed Apr. 8, 1988 now U.S. Pat. No. 5,148,526 which is a continuation of application Ser. No. 06/694,126, filed Jan. 23, 1985 now abandoned.
US Referenced Citations (17)
Divisions (1)
|
Number |
Date |
Country |
Parent |
804739 |
Dec 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
183401 |
Apr 1988 |
|
Parent |
694126 |
Jan 1985 |
|