Claims
- 1. A data retention circuit comprising:
- a data latch part including at least one flip-flop circuit having transistors of CMOS structure;
- a gating means responsive to a control signal, for controlling an inputting of data into said data latch part and an outputting of data from said data latch part; and
- means for controlling a back-bias voltage of at least one of the transistors constituting said flip-flop circuit to be a first voltage in an active state of said data retention circuit, and for controlling said back-bias voltage to be a second voltage different from said first voltage in a stand-by state of said data retention circuit, wherein said data latch part comprises one flip-flop circuit including a first CMOS inverter and a second CMOS inverter, and
- wherein when said data retention circuit is in the active state, respective back-bias voltages of transistors constituting said first CMOS inverter are controlled to be the same as respective back-bias voltages of transistors constituting said second CMOS inverter, and when said data retention circuit is in the stand-by state, respective back-bias voltages of transistors constituting said first CMOS inverter are controlled to be different from respective back-bias voltages of transistors constituting said second CMOS inverter.
- 2. The data retention circuit as set forth in claim 1, wherein said gating means comprises at least one transmission gate having a pair of transistors of CMOS structure, the pair of transistors responsive to a pair of complementary clock signals, respectively.
- 3. A data retention circuit comprising:
- a data latch part including at least one flip-flop circuit having transistors of CMOS structure;
- a gating means responsive to a control signal, for controlling an inputting of data into said data latch part and an outputting of data from said data latch part; and
- means for controlling a back-bias voltage of at least one of the transistors constituting said flip-flop circuit to be a first voltage in an active state of said data retention circuit, and for controlling said back-bias voltage to be a second voltage different from said first voltage in a stand-by state of said data retention circuit, wherein said data latch part comprises a master flip-flop circuit including two series-connected CMOS inverters, and a slave flip-flop circuit including two series-connected CMOS inverters, and
- wherein said master flip-flop circuit and said slave flip-flop circuit are brought to the active state or the stand-by state alternately to each other, according to the control signal applied to said gating means.
- 4. The data retention circuit as set forth in claim 3, wherein said gating means comprises a transmission gate connected between input/output nodes of said master flip-flop circuit and having a pair of transistors of CMOS structure responsive to a pair of complementary clock signals, respectively; a transmission gate connected between input/output nodes of said slave flip-flop circuit and having a pair of transistors of CMOS structure responsive to said pair of clock signals, respectively; and two transmission gates connected between said master flip-flop circuit and said slave flip-flop circuit, respectively, each gate having a pair of transistors of CMOS structure responsive to said pair of clock signals, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-006025 |
Jan 1994 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/377,216 filed Jan. 24, 1995 now U.S. Pat. No. 5,600,588.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
377216 |
Jan 1995 |
|