| Number | Name | Date | Kind |
|---|---|---|---|
| 5909701 | Jeddeloh | Jun 1999 | A |
| 6515917 | Lamb et al. | Feb 2003 | B2 |
| Entry |
|---|
| Pham et al., “Design, Modeling and Simulation Methodology for Source Synchronous DDR Memory Subsystems,” 2000 Electronic Components and Technology Conference, pp. 267-271. |