Claims
- 1. A decoder driver circuit for driving a capacitive load, such as a word line or a bit line in a monolithic memory, and for preventing false selection of undesired lines, said decoder driver circuit comprising:
- a decode circuit connected between a first fixed potential and a first node for selectively connecting said first node to said first fixed potential;
- isolation means connected in a circuit path between said decode circuit and a second node for reducing intrinsic capacitance at said second node;
- means connected between said second node and a second fixed potential for connecting said second node to said second fixed potential in response to a timing signal;
- a first FET having a drain to source path and a gating electrode, the gating electrode being connected to said second node, the drain to source path being connected between a source of pulses and an output node;
- a feedback capacitance connected between the output node and the gating electrode of said first FET;
- a capacitive load, such as a work line or a bit line in a monolithic memory, connected to said output node; and
- a second FET having a drain to source path and a gating electrode, the gating electrode being connected to said source of pulses, the drain to source path being connected between said output node and said circuit path between said decode circuit and said second node, said second FET forming a discharge path between said output node and said first fixed potential when said first node is connected to said first potential by said decode circuit, thereby maintaining said first FET non-conducting and said output node connected to said first fixed potential when said decoder driver circuit is not selected.
- 2. A decoder driver circuit as in claim 1 wherein said decode circuit comprises:
- a NOR circuit consisting of a plurality of field effect transistors each having a drain to source path and a gating electrode, the drain to source path of each said transistors being connected between said first node and said first fixed potential, the gating electrodes being connected to separate input nodes, a signal on one of said gating electrodes rendering a corresponding one of said field effect transistors conductive causing said decoder driver circuit not to be selected.
- 3. A decoder driver circuit as in claim 1 wherein said isolation means comprises:
- a third FET having a drain to source path and a gating electrode, the gating electrode being connected to a third fixed potential, the drain to source path being connected between said decode circuit and said second node.
- 4. A decoder driver circuit as in claim 3 wherein said third fixed potential has a potential value between the potential values of said first and second fixed potentials.
- 5. A decoder driver circuit as in claim 1 wherein said second FET has its drain to source path connected between said output node and said first node.
- 6. A decoder driver circuit for driving a capacitive load, such as a word line or a bit line in a monolithic memory, and for preventing false selection of undesired lines, said decoder driver circuit comprising:
- a decode circuit consisting of a plurality of FET's having drain to source paths connected in parallel between a first fixed potential and a first node, each FET also having a gating electrode for selectively connecting said first node to said first fixed potential only if the decoder driver circuit is not to be selected;
- isolation means consisting of a first FET having a drain to source path connected in a circuit path between said decode circuit and a second node for reducing intrinsic capacitance at said second node, and having a gating electrode connected to a second fixed potential;
- means connected between said second node and a third fixed potential for connecting said second node to said third fixed potential in response to a timing signal;
- a second FET having a drain to source path and a gating electrode, the gating electrode being connected to said second node, the drain to source path being connected between a source of pulses and an output node;
- a feedback capacitance connected between the output node and the gating electrode of said second FET;
- a capacitive load such as a word line or a bit line in a monolithic memory, connected to said output node; and
- a third FET having a drain to source path and a gating electrode, the gating electrode being connected to said source of pulses, the drain to source path being connected between said output node and said circuit path between said decode circuit and said second node, said third FET forming a discharge path between said output node and said first fixed potential when said first node is connected to said first potential by said decode circuit, thereby maintaining said second FET non-conducting and said output node connected to said first fixed potential when said decoder driver circuit is not selected.
- 7. A decoder driver circuit for driving a capacitive load, such as a word line or a bit line in a monolithic memory, and for preventing false selection of undesired lines, said decoder driver circuit comprising:
- a decode circuit consisting of a plurality of FETs having drain to source paths connected in parallel between a first fixed potential and a first node, each FET also having a gating electrode for selectively connecting said first node to said first fixed potential only if the decoder driver circuit is not to be selected;
- means connected between said first node and a second fixed potential for connecting said first node to said second fixed potential in response to a timing signal;
- a first FET having a drain to source path and a gating electrode, the gating electrode being connected to said first node, the drain to source path being connected between a source of pulses and an output node;
- a feedback capacitance connected between the output node and the gating electrode of said first FET;
- a capacitive load such as a word line or a bit line in a monolithic memory, connected to said output node; and
- a second FET having two gated electrodes and a gating electrode, the gating electrode being connected to said source of pulses, a first of said two gated electrodes having a continuous electrical connection to said output node, a second of said two gating electrodes having a continuous electrical connection to said first node, said second FET forming a discharge path between said output node and said first node to said first fixed potential when said first node is connected to said first potential by said decode circuit, thereby maintaining said first FET non-conducting and said output node connected to said first fixed potential when said decoder driver circuit is not selected.
Parent Case Info
This is a continuation, of application Ser. No. 267,302 filed June 29, 1972, and now abandoned.
US Referenced Citations (9)
Non-Patent Literature Citations (3)
Entry |
hsieh et al., "Mosfet Storage Array Addressing System," IBM Tech. Discl. Bull.; vol. 13, No. 8; pp. 2383-2384; 1/1971. |
DeSimone "Low-Power Mosfet Decoder," IBM Tech. Discl. Bull.; vol. 13, No. 1, pp. 260-261; 6/1970. |
Linton et al.; "FET Decoder Circuit;" IBM Tech. Discl. Bull.; vol. 12, No. 12, p. 2082; 5/1970. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
267302 |
Jun 1972 |
|