Number | Name | Date | Kind |
---|---|---|---|
5480763 | Kondo et al. | Jan 1996 | A |
5721173 | Yano et al. | Feb 1998 | A |
5880007 | Varian et al. | Mar 1999 | A |
6171896 | Jang et al. | Jan 2001 | B1 |
6171962 | Karlsson et al. | Jan 2001 | B1 |
6210846 | Rangarajan et al. | Apr 2001 | B1 |
6214695 | Inoue et al. | Apr 2001 | B1 |
6242322 | Chen et al. | Jun 2001 | B1 |
6245641 | Shiozawa et al. | Jun 2001 | B1 |
6251783 | Yew et al. | Jun 2001 | B1 |
6265302 | Lim et al. | Jul 2001 | B1 |
6667223 | Seitz | Dec 2003 | B2 |
20010049179 | Mori | Dec 2001 | A1 |
20020175146 | Dokumaci et al. | Nov 2002 | A1 |
20030013270 | Seitz | Jan 2003 | A1 |
20030013271 | Knott et al. | Jan 2003 | A1 |
Entry |
---|
U. Gruening et al., “A Novel Trench DRAM Cell with a Vertical Access Transistor and Buried Strap (Verl Best) for 4Gb/18Gb”, International Electron Device Meeting (IEDM'99) Technical Digest, pp25-28, 1999. |
Radens, C.J., et al., “An Orthogonal 6F2 Trench-Sidewall Vertical Device Cell for 4Gb/16Gb DRAM,” IEEE, 2000. |
Kersch, A., et al., “Recent Advances in Feature Scale Simulation,” Infineon Technologies AG, Munich, Germany, date unknown. |