Claims
- 1. A signal delay analysis method for a semiconductor circuit, comprising the steps of:preparing a two-dimensional graph G defined by two axes of Si and Sj+T−Wmax or two axes of Sj and Si−T+Wmax where T is a clock cycle, Wmax is a maximum delay of a circuit portion to be analyzed, and Si and Sj are clock timings to registers to serve as an input and an output of the circuit portion; and plotting delay analysis results of the circuit portion on the two-dimensional graph G prepared in the preparing step.
- 2. The signal delay analysis method for a semiconductor circuit of claim 1, wherein in the preparing step, an auxiliary line of Si=Sj+T−Wmax or an auxiliary line of Sj=Si−T+Wmax drawn diagonally from the origin is added to the two-dimensional graph G prepared.
- 3. The signal delay analysis method for a semiconductor circuit of claim 1, wherein, an indication of correcting the clock timing to the register is displayed when the delay analysis results on the two-dimensional graph G expand in parallel with the axis Si or the axis Sj, and an indication of improving signal delay of the circuit portion is displayed when the delay analysis results expand vertically to the axis Si or the axis Sj.
- 4. The signal delay analysis method for a semiconductor circuit of claim 2, wherein, an indication of correcting the clock timing to the register is displayed when the delay analysis results on the two-dimensional graph G expand in parallel with the axis Si or the axis Sj, andan indication of improving signal delay of the circuit portion is displayed when the delay analysis results expand vertically to the axis Si or the axis Sj.
- 5. A design assist apparatus for a semiconductor circuit, comprising:preparing means for preparing a two-dimensional graph G defined by two axes of Si and Sj+T−Wmax or two axes of Sj and Si−T+Wmax where T is a clock cycle, Wmax is a maximum delay of a circuit portion to be analyzed, and Si and Sj are clock timings to registers to serve as an input and an output of the circuit portion; plotting means for plotting delay analysis results of the circuit portion on the two-dimensional graph G prepared in the preparing means; and indication means for displaying an indication of correcting the clock timing to the register when the delay analysis results on the two-dimensional graph G expand in parallel with the axis Si or the axis Sj, while displaying an indication of improving signal delay of the circuit portion when the delay analysis results expand vertically to the axis Si or the axis Sj.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-104681 |
Apr 2000 |
JP |
|
Parent Case Info
This application is a divisional of Application Ser. No. 09/825,367 filed Apr. 4, 2001, now U.S. Pat. No. 6,496,942.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5889677 |
Yasuda et al. |
Mar 1999 |
A |
6240541 |
Yasuda et al. |
May 2001 |
B1 |
6496963 |
Kurokawa et al. |
Dec 2002 |
B2 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
9-54138 |
Feb 1997 |
JP |