This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2013-141779, filed Jul. 5, 2013, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a delta/sigma modulator (ΔΣ modulator).
In recent years, wide attention is focused on a capacitive sensor comprising a variable capacitor whose capacitance varies according to the distance between electrodes. The capacitive sensor is applicable to, for example, a pressure sensor. In an application which requires capacitance to be detected with high accuracy, an analog-to-digital converter having a ΔΣ modulator is used.
However, it has been technically difficult to obtain linear input/output characteristics in a conventional ΔΣ modulator, and a ΔΣ modulator having high accuracy has been in great demand in this field.
In general, according to one embodiment, a delta/sigma modulator includes: a first multiplier based on a reference capacitor having capacitance CR and a first variable capacitor having first variable capacitance CS1 according to a distance between electrodes thereof, the first multiplier being defined by a first multiplier factor given by CR/CS1 and being supplied with a reference voltage; a second multiplier based on a second variable capacitor having second variable capacitance CS2 and a third variable capacitor having third variable capacitance CS3, the second multiplier being defined by a second multiplier factor given by CS3/CS2 and being provided in a feedback path; and an adder configured to add an output of the first multiplier and an output of the second multiplier, wherein the first variable capacitance CS1, the second variable capacitance CS2, and the third variable capacitance CS3 are the same.
Hereinafter, embodiments are described with reference to the drawings.
The ΔΣ modulator shown in
The first multiplier 101 is based on a reference capacitor having capacitance CR and a first variable capacitor having first variable capacitance CS1 according to a distance between electrodes. The first multiplier 101 is defined by a multiplier factor given by CR/CS1. Furthermore, reference voltage (reference signal) VREF is supplied to the first multiplier 101. Thus, the first multiplier 101 outputs a signal given by VREF×(CR/CS1).
The second multiplier 102 is based on a second variable capacitor having second variable capacitance CS2 and a third variable capacitor having third variable capacitance CS3. The second multiplier 102 is defined by a multiplier factor given by CS3/CS2. Furthermore, the second multiplier 102 is in the feedback path 107.
The first variable capacitance CS1, second variable capacitance CS2, and third variable capacitance CS3 are equal. Therefore, the multiplier factor CS3/CS2 of the second multiplier 102 is 1.
Furthermore, the reference capacitor, first variable capacitor, second variable capacitor, and third variable capacitor are on the same substrate.
Furthermore, the first variable capacitor and second variable capacitor may use a common variable capacitor.
The adder 103 adds the output of the first multiplier 101 and the output of the second multiplier 102. Specifically, the output value of the first multiplier 101 and the output value of the second multiplier 102 whose sign is reversed are added together. That is, the output value of the first multiplier 101 minus the output value of the second multiplier 102 is the value obtained in the adder 103.
The integrator 104 is coupled to the output of the adder 103, and an operation given by 1/(1-Z−1) is carried out in the integrator 104. Here, Z−1 is a delay element (for example, one clock delay element [delay function]).
The comparator 105 is coupled to the output of the integrator 104. The comparator 105 functions as a quantizer. In
The delay element 106 is in the feedback path 107 and coupled between the output of the comparator 105 and the input of the second multiplier 102. The delay element 106 functions as, for example, one clock delay element.
The ΔΣ modulator shown in
Voltage +VREF/2 is supplied to the switched 121, 123, and 131. Voltage −VREF/2 is supplied to the switches 122, 132, and 133.
The switches 121 and 132 are turned on when Q1=1 and the switches 122 and 131 are turned on when Q2=1. Here, Q1=1 applies when Vout(n−1)=logical low, and Q2=1 applies when Vout(n−1)=logical high. Note that Vout(n−1) is the output voltage at a timing of n−1 which is one clock before a timing n.
A signal φ1 is supplied to the switches 123, 124, 126, 133, 134, and 136. A signal φ2 is supplied to the switches 125, 127, 128, 135, 137, and 138. The signal φ1 and signal φ2 are clock signals having anti-phase to each other (duty 50%).
Furthermore, the ΔΣ modulator shown in
Furthermore, the ΔΣ modulator shown in
Now, a technical relationship between the system block diagram shown in
The reference capacitor (capacitance CR) of the first multiplier 101 shown in
The second variable capacitor (capacitance CS2) of the second multiplier 102 shown in
The adder 103 shown in
The integrator 104 shown in
As mentioned above, the capacitors 141, 143, 151, and 153 are variable capacitors having the same variable capacitance C. The variable capacitors 141, 143, 151, and 153 are formed using a micro-electromechanical system (MEMS) technique.
A reference capacitor 12, variable capacitor 13, and variable capacitor 14 are formed on an underlying region 11 including a semiconductor substrate. The reference capacitor 12 corresponds to, for example, the reference capacitor 142 shown in
Each of the capacitors 12, 13, and 14 includes a lower electrode 21, upper electrode 22, and insulating film 23 formed on the lower electrode 21. Furthermore, there is a space 24 between the upper electrode 22 and the insulating film 23.
The upper electrode 22 is variable in each of the variable capacitors 13 and 14. More specifically, when a pressure is applied to the upper electrode 22, the upper electrode 22 moves in a vertical direction according to the strength of the pressure, and thereby, a distance between the lower electrode 21 and the upper electrode 22 changes so the capacitance of each of the variable capacitors 13 and 14 changes as well. Since the variable capacitors 13 and 14 are on the same substrate, the distance between the electrodes in the variable capacitor 13 and the distance between the electrodes in the variable capacitor 14 are maintained corresponding to each other even if the upper electrodes 22 move in both capacitors. Furthermore, an area of the electrodes in the variable capacitor 13 and an area of the electrodes in the variable capacitor 14 are equal. Therefore, the capacitance of the variable capacitor 13 and the capacitance of the variable capacitor 14 are always maintained equally.
In the reference capacitor 12, a distance between the lower electrode 21 and the upper electrode 22 is fixed. Therefore, the capacitance of the reference capacitor 12 is fixed to a constant value.
The output voltage (output signal) VOUT of the ΔΣ modulator shown in
Here, since CS3/CS2=1, the denominator of the above equation is 1, and the above equation can be rewritten as:
VOUT=(CR/CS1)VREF+(1−X−1)N
As can be understood from the above, the output voltage VOUT of the ΔΣ modulator varies inversely as the capacitance CS1 of the variable capacitor.
Here, the capacitance CS of the variable capacitor is given by:
CS=∈×(S/d)
where ∈ is the dielectric constant, S is the area of electrodes in the capacitor, and d is the distance between the electrodes of the capacitor.
Therefore, the output voltage VOUT of the ΔΣ modulator is given by:
VOUT=CR(d/∈S)VREF+(1−Z−1)N
As can be understood from the above, the output voltage VOUT of the ΔΣ modulator varies in proportion as d: the distance between the electrodes of the variable capacitor. Furthermore, the distance d varies in proportion as pressure P applied on the upper electrode of the variable capacitor. That is, the output voltage VOUT of the ΔΣ modulator varies in proportion as the pressure P applied to the upper electrode of the variable capacitor. In other words, considering that the pressure P is an input, what is realized here is the ΔΣ modulator having linear input/output characteristics.
As can be understood from the above, a highly accurate ΔΣ modulator having linear input/output characteristics between an input (pressure P) and output (voltage VOUT) is achievable from the present embodiment. By using the ΔΣ modulator of the present embodiment, a highly accurate analog-to-digital convertor can be configured and a highly accurate pressure sensor can be realized.
The ΔΣ modulator shown in
The first multiplier 201 is based on a reference capacitor having capacitance CR and a first variable capacitor having first variable capacitance CS according to a distance between electrodes. The first multiplier 201 is defined by a multiplier factor given by a1=CR/CS1. The first multiplier 201 functions basically the same as the first multiplier 101 shown in
The second multiplier 202 is based on a second variable capacitor having second variable capacitance CS2 and a third variable capacitor having third variable capacitance CS3. The second multiplier 202 is defined by a multiplier factor given by c1=CS3/CS2. Furthermore, the second multiplier 202 is in the feedback path 211. The second multiplier 202 functions basically the same as the second multiplier 102 shown in
The first variable capacitance CS1, second variable capacitance CS2, and third variable capacitance CS3 are equal. Therefore, the multiplier factor CS3/CS2 of the second multiplier 202 is 1.
Furthermore, the reference capacitor, first variable capacitor, second variable capacitor, and third variable capacitor are on the same substrate.
Furthermore, the first variable capacitor and second variable capacitor may use a common variable capacitor.
The first adder 203 adds the output of the first multiplier 201 and the output of the second multiplier 202. The adder 203 functions basically the same as the adder 103 shown in
The first integrator 204 is coupled to the output of the adder 203. The first integrator 204 functions basically the same as the integrator 104 shown in
The third multiplier 205 is coupled to the output from the first integrator 204. The multiplier factor of the third multiplier 205 is a2 (a2=1). The fourth multiplier 206 is coupled to the branch path 212 of the feedback path 211. The multiplier factor of the fourth multiplier 206 is c2 (c2=1).
The second adder 207 adds the output of the third multiplier 205 and the output of the fourth multiplier 206. Specifically, the output value of the third multiplier 205 and the output value of the fourth multiplier 206 whose sign is reversed are added together. That is, the output value of the third multiplier 205 minus the output value of the fourth multiplier 206 is the value obtained in the second adder 207.
The second integrator 208 is coupled to the output of the second adder 207. The second integrator 208 is structured and functions basically the same as the integrator 104 shown in
The comparator 209 is coupled to the output of the second integrator 208. The comparator 209 functions as a quantizer. In
The delay element 210 is in the feedback path 211 and coupled between the output of the comparator 209 and the input of the second multiplier 202, and coupled between the output of the comparator 209 and the input of the fourth multiplier 206. The delay element 210 functions as, for example, one clock delay element.
The variable capacitor and the reference capacitor of the present embodiment are structured basically the same as those of the first embodiment shown in
The output voltage (output signal) VOUT of the ΔΣ modulator shown in
Here, since CS3/CS2=1 and a2=c2=1, the denominator of the above equation is 1, and the above equation can be rewritten as:
VOUT−(CR/CS1)VREF+(1−Z−1)2N
As can be understood from the above, the output voltage VOUT of the ΔΣ modulator varies inversely as the capacitance CS1 of the variable capacitor.
As in the first embodiment, the capacitance CS of the variable capacitor is given by:
CS=∈×(S/d)
and therefore, the output voltage VOUT of the ΔΣ modulator is given by:
VOUT=CR(d/∈S)VREF+(1−Z−1)2N
As can be understood from the above, the output voltage VOUT of the μΣ modulator varies in proportion as d: the distance between the electrodes of the variable capacitor. Furthermore, the distance d varies in proportion as pressure P applied on the upper electrode of the variable capacitor. That is, the output voltage VOUT of the ΔΣ modulator varies in proportion as the pressure P applied on the upper electrode of the variable capacitor. In other words, considering that the pressure P is an input, what is realized here is the ΔΣ modulator having linear input/output characteristics.
As can be understood from the above, a highly accurate ΔΣ modulator having linear input/output characteristics between an input (pressure P) and an output (voltage VOUT) is, as in the first embodiment, also achievable from the present embodiment. By using the ΔΣ modulator of the present embodiment, a highly accurate analog-to-digital convertor can be configured and a highly accurate pressure sensor can be realized.
The ΔΣ modulator shown in
The first multiplier 301 is based on a reference capacitor having capacitance CR and a first variable capacitor having first variable capacitance CS1 according to a distance between electrodes. The first multiplier 301 is defined by a multiplier factor given by a1=CR/CS1. The first multiplier 301 functions basically the same as the first multiplier 101 shown in
The second multiplier 302 is based on a second variable capacitor having second variable capacitance CS2 and a third variable capacitor having third variable capacitance CS3. The second multiplier 302 is defined by a multiplier factor given by c1=CS3/CS2. Furthermore, the second multiplier 302 is in the feedback path 315. The second multiplier 302 functions basically the same as the second multiplier 102 shown in
The first variable capacitance CS1, second variable capacitance CS2, and third variable capacitance CS3 are equal. Therefore, the multiplier factor CS3/CS2 of the second multiplier 202 is 1.
Furthermore, the reference capacitor, first variable capacitor, second variable capacitor, and third variable capacitor are on the same substrate.
Furthermore, the first variable capacitor and second variable capacitor may use a common variable capacitor.
The first adder 303 adds the output of the first multiplier 301 and the output of the second multiplier 302. The adder 303 functions basically the same as the adder 103 shown in
The first integrator 304 is coupled to the output of the adder 303. The first integrator 304 functions basically the same as the integrator 104 shown in
The third multiplier 305 is coupled to the output of the first integrator 304. The multiplier factor of the third multiplier 305 is a2 (a2=1). The fourth multiplier 306 is coupled to the first branch path 316 of the feedback path 315. The multiplier factor of the fourth multiplier 306 is c2 (c2=1).
The second adder 307 adds the output of the third multiplier 305 and the output of the fourth multiplier 306. Specifically, the output value of the third multiplier 305 and the output value of the fourth multiplier 306 whose sign is reversed are added together. That is, the output value of the third multiplier 305 minus the output value of the fourth multiplier 306 is the value obtained in the second adder 307.
The second integrator 308 is coupled to the output of the second adder 307. The second integrator 308 is structured and functions basically the same as the integrator 104 shown in
The fifth multiplier 309 is coupled to the output of the second multiplier 308. The multiplier factor of the fifth multiplier 309 is a3 (a3=1). The sixth multiplier 310 is coupled to the second branch path 317 of the feedback path 315. The multiplier factor of the sixth multiplier 310 is c3 (c3=1).
The third adder 311 adds the output of the fifth multiplier 309 and the output of the sixth multiplier 310. Specifically, the output value of the fifth multiplier 309 and the output value of the sixth multiplier 310 whose sign is reversed are added together. That is, the output value of the fifth multiplier 309 minus the output value of the sixth multiplier 310 is the value obtained in the third adder 311.
The third integrator 312 is coupled to the output of the third adder 311. The third integrator 312 functions basically the same as the integrator 104 shown in
The comparator 313 is coupled to the output of the third integrator 312. The comparator 313 functions as a quantizer. In
The delay element 314 is in the feedback path 315. The delay element 314 is coupled between the output of the comparator 313 and the input of the second multiplier 302; the output of the comparator 313 and the input of the fourth multiplier 306; and the output of the comparator 313 and the input of the sixth multiplier 310. The delay element 314 functions as, for example, one clock delay element.
The variable capacitor and the reference capacitor of the present embodiment are structured basically the same as those of the first embodiment shown in
The output voltage (output signal) VOUT of the ΔΣ modulator shown in
Here, since CS3/CS2=1 and a2=c2=a3=c3=1, the denominator of the above equation is 1, and the above equation can be rewritten as:
VOUT=(CR/CS1)VREF+(1−Z−1)3N
As can be understood from the above, the output voltage VOUT of the ΔΣ modulator varies inversely as the capacitance CS1 of the variable capacitor.
As in the first embodiment, the capacitance CS of the variable capacitor is given by:
CS=∈×(S/d)
and therefore, the output voltage VOUT of the ΔΣ modulator is given by:
VOUT=CR(d/∈S)VREF+(1−Z−1)3N
As can be understood from the above, the output voltage VOUT of the ΔΣ modulator varies in proportion as d: the distance between the electrodes of the variable capacitor. Furthermore, the distance d varies in proportion as pressure P applied on the upper electrode of the variable capacitor. That is, the output voltage VOUT of the ΔΣ modulator varies in proportion as the pressure P applied on the upper electrode of the variable capacitor. In other words, considering that the pressure P is an input, what is realized here is the ΔΣ modulator having linear input/output characteristics.
As can be understood from the above, a highly accurate ΔΣ modulator having linear input/output characteristics between an input (pressure P) and an output (voltage VOUT) is, as in the first embodiment, also achievable from the present embodiment. By using the ΔΣ modulator of the present embodiment, a highly accurate analog-to-digital convertor can be configured and a highly accurate pressure sensor can be realized.
Note that, the above first, second, and third embodiments have been described referring to a pressure sensor using the ΔΣ modulator; however, the ΔΣ modulator can be applied to other uses instead of the pressure sensor.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2013-141779 | Jul 2013 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5278559 | Yazawa | Jan 1994 | A |
20110140940 | Cho et al. | Jun 2011 | A1 |
Entry |
---|
Paavola et al.: “A Micropower Δσ-Based Interface ASIC for a Capacitive 3-Axis Micro-Accelerometer”, IEEE Journal of Solid-State Circuits, vol. 44, No. 11, Nov. 2009, pp. 3193-3210 (in English). |
Lemkin et al.: “A Three-Axis Micromachined Accelerometer with a CMOS Position-Sense Interface and Digital Offset-Trim Electronics”, IEEE Journal of Solid-State Circuits, vol. 34, No. 4, Apr. 1999, pp. 456-468 (in English). |
Bruschi et al.: “A Current-Mode, Dual Slope, Integrated Capacitance-to-Pulse Duration Converter”, IEEE Journal of Solid-State Circuits, vol. 42, No. 9, Sep. 2007, pp. 1884-1891 (in English). |
Fujimori et al.: “Tiny (0.72 mm2) Pressure Sensor Integrating MEMS and CMOS LSI With Back-End-Of-Line MEMS Platform”, Transducers, Jun. 21-25, 2009, pp. 1924-1927 (in English). |
Robinet et al.: “A CMOS-SOI 2.45GHz Remote-Powered Sensor Tag”, International Solid-State Circuits Conference, Feb. 5, 2008, Session 15, pp. 286-287 (in English). |
Number | Date | Country | |
---|---|---|---|
20150009054 A1 | Jan 2015 | US |