Claims
- 1. A metal programmable ROM, comprising:a group of memory cells, wherein each memory cell is connected to a corresponding wordline, and wherein each of the memory cells in the group of memory cells is interconnected between a single bitline connection and a ground conection; and a programmed memory cell associated with the group of memory cells, wherein the programmed memory cell includes a shorted transistor.
- 2. A metal programmable ROM as recited in claim 1, wherein each memory cell includes a transistor having a first terminal, a second terminal, and a gate coupled to a wordline corresponding to the memory cell.
- 3. A metal programmable ROM as recited in claim 2, wherein a first memory cell of the group of memory cells includes a first transistor having a first terminal and a second terminal, wherein the first terminal is coupled to the bitline.
- 4. A metal programmable ROM as recited in claim 1, wherein the programmed memory cell is a “0” cell.
- 5. A metal programmable ROM as recited in claim 1, wherein a metal containing material couples the terminals of the shorted transistor.
- 6. A metal programmable ROM, comprising:a group of memory cells, wherein each memory cell is connected to a corresponding wordline, and wherein each of the memory cells in the group of memory cells is interconnected between a single bitline connection and a ground conection; and a programmed memory cell associated with the group of memory cells, wherein the programmed memory cell includes a shorted transistor, and wherein read operations are performed by pulling a selected wordline coupled to a memory cell in the group of memory cells low, and asserting all other wordlines coupled to memory cells in the group of memory cells high.
- 7. A metal programmable ROM as recited in claim 1, wherein each memory cell includes a transistor having a first terminal, a second terminal, and a gate coupled to a wordline corresponding to the memory cell.
- 8. A metal programmable ROM as recited in claim 7, wherein a first memory cell of the group of memory cells includes a first transistor having a first terminal and a second terminal, wherein the first terminal is coupled to the bitline.
- 9. A metal programmable ROM, comprising:a group of memory cells, wherein each memory cell is connected to a corresponding wordline, and wherein each of the memory cells in the group of memory cells is interconnected between a single bitline connection and a ground conection, wherein read operations are performed by pulling a selected wordline coupled to a memory cell in the group of memory cells low, and asserting all other wordlines coupled to memory cells in the group of memory cells high.
- 10. A metal programmable ROM as recited in claim 9, wherein each memory cell includes a transistor having a first terminal, a second terminal, and a gate coupled to a wordline corresponding to the memory cell.
- 11. A metal programmable ROM as recited in claim 10, wherein a first memory cell of the group of memory cells includes a first transistor having a first terminal and a second terminal, wherein the first terminal is coupled to the bitline.
- 12. A metal programmable ROM as recited in claim 9, further including a programmed memory cell associated with the group of memory cells, wherein the programmed memory cell includes a shorted transistor, and wherein the programmed memory cell is a “0” cell.
- 13. A metal programmable ROM as recited in claim 12, wherein a metal containing material couples the terminals of the shorted transistor.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is divisional of U.S. patent application Ser. No. 09/896,055 filed Jun. 28, 2001 and entitled “Method and Apparatus for a Dense Metal Programmable ROM”, now U.S. Pat. No. 6,569,714, which is a divisional of U.S. patent application Ser. No. 09/675,574 filed Sep. 29, 2000 and entitled “Method and Apparatus for a Dense Metal Programmable ROM”, now U.S. Pat. No. 6,542,396.
US Referenced Citations (5)