This is a division of application Ser. No. 08/117,219 now U.S. Pat. No. 5,380,672 filed Sep. 3, 1993, by JACK H. YUAN, et al., for DENSE VERTICAL PROGRAMMABLE READ ONLY MEMORY CELL STRUCTURES AND PROCESSES FOR MAKING THEM, which is a division of U.S. Pat. No. 5,343,063 issued Aug. 30, 1994 (Ser. No. 07/629,250 filed Dec. 18, 1990), by JACK H. YUAN, et al., for DENSE VERTICAL PROGRAMMABLE READ ONLY MEMORY CELL STRUCTURES AND PROCESSES FOR MAKING THEM.
Number | Name | Date | Kind |
---|---|---|---|
4314265 | Simko | Feb 1982 | |
4331968 | Goesney, Jr. et al. | May 1982 | |
4486769 | Simko | Dec 1984 | |
4531203 | Masuoka et al. | Jul 1985 | |
4590504 | Guterman | May 1986 | |
4713677 | Tigelaar et al. | Dec 1987 | |
4796228 | Baglee | Jan 1989 | |
4803529 | Masuoka | Feb 1989 | |
4814840 | Kameda | Mar 1989 | |
4835741 | Baglee | May 1989 | |
4849369 | Jeuch et al. | Jul 1989 | |
4853895 | Mitchell et al. | Aug 1989 | |
4933739 | Harari | Jun 1990 | |
4958318 | Harari | Sep 1990 | |
4990979 | Otto | Feb 1991 | |
4996572 | Tanaka et al. | Feb 1991 | |
5041886 | Lee | Aug 1991 | |
5049956 | Yoshida | Sep 1991 | |
5053839 | Esquivel et al. | Oct 1991 | |
5070032 | Yuan et al. | Dec 1991 | |
5071782 | Mori | Dec 1991 | |
5078498 | Kadakia et al. | Jan 1992 | |
5095344 | Harari | Mar 1992 | |
5111270 | Tzeng | May 1992 | |
5153684 | Shoji et al. | Oct 1992 | |
5364805 | Taura et al. | Nov 1994 |
Number | Date | Country |
---|---|---|
A10258141 | Jan 1987 | EPX |
A10369895 | Jan 1989 | EPX |
0349774A2 | Jan 1990 | EPX |
58-054668 | Jan 1983 | JPX |
61-225872 | Oct 1986 | JPX |
63-084165 | Jan 1988 | JPX |
2014582 | Jan 1990 | JPX |
2110980 | Jan 1990 | JPX |
272672 | Jan 1990 | JPX |
2000360 | Jan 1990 | JPX |
Entry |
---|
Berenga et al. "E.sup.2 -PROM TV Synthesizer," 1978 IEEE International Solid-State Circuits Conference: ISSCC 78, Feb. 17, 1978, pp. 196-197. |
Wang et al., "Direct Moat Isolation for VLSI," iedm 81, 1981, pp. 372-375. |
Lee and Hu, "Polarity Asymmetry of Oxides Grown on Polycrystalline Silicon," IEEE Transactions on Electron Devices, 35:7, Jul. 1988, pp. 1063-1070. |
Wakamiya et al., "Fully Planarized 0.5.mu.m Technologies for 16M Dram," IEDM 88,1988, pp. 246-249. |
Inoue et al., "A 16Mb DRAM with An Open Bit-Line Architecture," ISSCC 88, Feb. 19, 1988, pp. 246-247 and 388. |
McCormick, "Flash-EPROMs and DRAMs--Ein Vergleich," Elektronik, vol. 2, Jan. 20, 1989, pp. 95-96 (Abstract in English). |
Hisamune et al., "A 3.6 .mu.m.sup.2 Memory Cell Structure for 16 MB EPROMs," IEDM 89, 1989, pp. 583-586. |
Bellezza et al., "A New Self-Aligned Field Oxide Cell for Multimegabit EPROMs," IEDM 89, 1989, pp. 579-582. |
Electronics, May 12, 1986, pp. 30-32. |
Number | Date | Country | |
---|---|---|---|
Parent | 117219 | Sep 1993 | |
Parent | 629250 | Dec 1990 |