Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate having a resistivity of no more than 1.5 .OMEGA.cm and having a main surface;
- an insulating film formed on the main surface of the semiconductor substrate;
- a semiconductor layer placed on the insulating film;
- a plurality of side insulating regions extending from a surface of the semiconductor layer to the insulating film and dividing the semiconductor layer into a first element region, a second element region, and a third element region, the first element region, the second element region, and the third element region being isolated from each other by the plurality of side insulating regions and the insulating film and each of said first, second and third element regions being formed by said semiconductor layer, the second element region being located between the first element region and the third element region and exclusively forming a shield for preventing mutual interference between the first element region and the third element region;
- means for applying and maintaining a fixed potential to the second element region; and
- means for applying the ground potential to the semiconductor substrate.
- 2. The semiconductor device according to claim 1, wherein:
- the resistivity of the semiconductor substrate is equal to no more than 4.times.10.sup.-2 .OMEGA.cm.
- 3. The semiconductor device according to claim 1, wherein:
- the semiconductor substrate and the semiconductor layer are of different conduction types.
- 4. The semiconductor device according to claim 1, wherein:
- the semiconductor substrate has an impurity concentration of at least 1.times.10.sup.16 cm.sup.-3.
- 5. The semiconductor device according to claim 1, wherein:
- the semiconductor substrate has an impurity concentration of at least 1.times.10.sup.18 cm.sup.-3.
- 6. The semiconductor device according to claim 1, wherein:
- the fixed potential applied to the second element region is a ground potential.
- 7. A semiconductor device comprising:
- a semiconductor substrate having a resistivity of at least 15 .OMEGA.cm and having a main surface;
- an insulating film formed on the main surface of the semiconductor substrate;
- a semiconductor layer placed on the insulating film;
- a plurality of side insulating regions extending from a surface of the semiconductor layer to the insulating film and dividing the semiconductor layer into a first element region, a second element region, and a third element region, the first element region, the second element region, and the third element region being isolated from each other by the plurality of side insulating regions and the insulating film and each of said first, second and third element regions being formed by said semiconductor layer, the second element region being located between the first element region and the third element region and exclusively forming a shield for preventing mutual interference between the first element region and the third element region; and
- means for applying and maintaining a fixed potential to the second element region, the semiconductor substrate being electrically isolated from the ground potential.
- 8. The semiconductor device according to claim 7, wherein:
- the resistivity of the semiconductor substrate is equal to at least 1.5.times.10.sup.2 .OMEGA.cm.
- 9. The semiconductor device according to claim 7, wherein:
- the resistivity of the semiconductor substrate is equal to at least 1.5.times.10.sup.3 .OMEGA.cm.
- 10. The semiconductor device according to claim 7, wherein:
- the semiconductor substrate has an impurity concentration of no more.
- 11. The semiconductor device according to claim 7, wherein:
- the semiconductor substrate has an impurity concentration of no more than 1.times.10.sup.13 cm.sup.-3.
- 12. The semiconductor device according to claim 7, wherein:
- the semiconductor device is of a flip chip type in face down connection.
- 13. The semiconductor device according to claim 7, wherein:
- the fixed potential applied to the second element region is a ground potential.
- 14. A semiconductor device comprising:
- a semiconductor chip comprising:
- a supporting substrate having a resistivity of no more than 1.5 .OMEGA.cm,
- an insulating layer,
- an element-forming substrate,
- a plurality of side insulating films, the plurality of side insulating films extending from a surface of the element-forming substrate to the insulating layer and dividing the element-forming substrate into a plurality of island regions, the plurality of island regions being isolated from each other by the plurality of side insulating films and the insulating layer and each being formed by said element-forming substrate;
- the plurality of island regions comprising:
- a first element-forming island region;
- a second separating island region; and
- a third element-forming island region;
- said first element-forming island region and said third element-forming island region respectively including circuit elements;
- the second separating island region separating the first element-forming island region from the third element-forming island region, and
- the second separating island region being located between the first element-forming island region and the third element forming island region and exclusively forming a shield for preventing mutual interference between the first element-forming island region and the third element-forming island region;
- means for applying and maintaining a fixed potential to the second separating island region,
- means for applying the ground potential to the supporting substrate;
- an electrically conductive lead frame comprising:
- an island carrying the semiconductor chip,
- a plurality of lead terminals separated from the island and connected to the semiconductor chip via bonding wires, the plurality of lead terminals comprising:
- outer lead portions appearing to an exterior of a packaged device; and
- inner lead portions concealed in the packaged device; and
- a tab lead connected to the island and supporting the island in conjunction with the outer frame;
- a whole of a surface of the supporting substrate opposite a surface contacting the insulating layer being connected to the island by electrically conductive adhesive;
- the tab lead being connected to an inner lead portion of an adjacent one of the plurality of lead terminals;
- a bonding wire extending from the separating island region and connected to the one of the plurality of lead terminals; and
- the one of the plurality of lead terminals being subjectable to a given maintained voltage.
- 15. The semiconductor device according to claim 14, wherein:
- the fixed potential applied to the second separating island region is a ground potential.
- 16. A semiconductor device comprising:
- a semiconductor substrate having a resistivity of no more than 1.5 .OMEGA.cm and having a main surface;
- an insulating film formed on the main surface of the semiconductor substrate;
- a semiconductor layer placed on the insulating film;
- a plurality of side insulating regions extending from a surface of the semiconductor layer to the insulating film and dividing the semiconductor layer into a first element region, a second element region, and a third element region, the first element region, the second element region, and the third element region being isolated from each other by the plurality of side insulating regions and the insulating film and each of said first, second and third element regions being formed by said semiconductor layer, the second element region being located between the first element region and the third element region and exclusively forming a shield for preventing mutual interference between the first element region and the third element region;
- means for applying and maintaining a power supply voltage to the second element region; and
- means for applying the power supply voltage to the semiconductor substrate.
- 17. The semiconductor device according to claim 16, wherein:
- the power supply voltage applied to the second element region is a fixed voltage.
- 18. A semiconductor device comprising:
- a semiconductor chip comprising:
- a supporting substrate having a resistivity of no more than 1.5 .OMEGA.cm,
- an insulating layer,
- an element-forming substrate,
- a plurality of side insulating films extending from a surface of the element-forming substrate to the insulating layer and dividing the element-forming substrate into a plurality of island regions, the plurality of island regions being isolated from each other by the plurality of side insulating films and the insulating layer each of said plurality of island regions being formed by said element forming substrate;
- the plurality of island regions comprising:
- a first element-forming island region;
- a second separating island region; and
- a third element-forming island region;
- said first element-forming island region and said third element-forming island region respectively including circuit elements;
- the second separating island region separating the first element-forming island region from the third element-forming island region, and
- the second separating island region being located between the first element-forming island region and the third element-forming island region and exclusively forming a shield for preventing mutual interference between the first element-forming island region and the third element-forming island region;
- means for applying and maintaining a power supply voltage to the second separating island region,
- means for applying the power supply voltage potential to the supporting substrate;
- an electrically conductive lead frame comprising:
- an island carrying the semiconductor chip,
- a plurality of lead terminals separated from the island and connected to the semiconductor chip via bonding wires, the plurality of lead terminals comprising:
- outer lead portions appearing to an exterior of a packaged device; and
- inner lead portions concealed in the packaged device; and
- a tab lead connected to the island and supporting the island in conjunction with the outer frame;
- a whole of a surface of the supporting substrate opposite a surface contacting the insulating layer being connected to the island by electrically conductive adhesive;
- the tab lead being connected to an inner lead portion of an adjacent one of the plurality of lead terminals;
- a bonding wire extending from the separating island region and connected to the one of the plurality of lead terminals; and
- the one of the plurality of lead terminals being subjectable to a given maintained voltage.
- 19. The semiconductor device according to claim 18, wherein:
- the power supply voltage applied to the second separating island 20 region is a fixed voltage.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-216428 |
Sep 1994 |
JPX |
|
7-226496 |
Sep 1995 |
JPX |
|
Parent Case Info
This is a Continuation of: National Appln. Ser. No. 08/526,421 filed Sep. 11, 1995, now abandoned which is a continuation in part of Ser. No. 08/208,119 filed Mar. 9, 1994, U.S. Pat. No. 5,449,946.
US Referenced Citations (13)
Foreign Referenced Citations (13)
Number |
Date |
Country |
1017875 |
Sep 1977 |
CAX |
5552851 |
Sep 1979 |
JPX |
60-60753 |
Apr 1985 |
JPX |
61-59852 |
Mar 1986 |
JPX |
63-065641 |
Mar 1988 |
JPX |
3148852 |
Jun 1991 |
JPX |
3276747 |
Dec 1991 |
JPX |
4154147 |
May 1992 |
JPX |
4186746 |
Jul 1992 |
JPX |
4239154 |
Aug 1992 |
JPX |
555100 |
Mar 1993 |
JPX |
5144930 |
Jun 1993 |
JPX |
6-268054 |
Sep 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Journal of Nippondenso Technical Disclosure, Mar. 1994, No. 95. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
526421 |
Sep 1995 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
208119 |
Mar 1994 |
|