Claims
- 1. For a routing area having a plurality of component tiles positioned thereon in a nonmaximal arrangement, a method for reconfiguring said plurality of component tiles into a maximal arrangement, comprising:
characterizing a first span which extends across said routing area; identifying a next span which extends across said routing area and has a characterization different from said first span; generating one or more maximal component tiles and/or one or more maximal space tiles based upon differences between said characterization of said first span and said characterization of said next span; recharacterizing said first span based upon said generated maximal component tiles and said generated maximal space tiles; and repeatedly identifying a next span, generating one or more component tiles and/or maximal space tiles and recharacterizing said first span until said routing area is fully populated with maximal component tiles and maximal space tiles.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority based upon U.S. Provisional Patent Application Ser. No. 60/281,926 filed Apr. 6, 2001.
[0002] This application is also related to U.S. patent application Ser. Nos. 10/ ______ (Atty. Docket No. 5181-89400) entitled “A Maximal Tile Generation Technique and Associated Methods of Designing and Manufacturing VLSI Circuits” and Ser. No. 10/ ______ (Atty. Docket No. 5181-89300) entitled “Active Region Management Techniques and Associated Methods of Designing and Manufacturing VLSI Circuits”, both of which were filed on______ , 2002, assigned to the Assignee of the present application and hereby incorporated by reference as if reproduced in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60281926 |
Apr 2001 |
US |