Detection circuit for an active discharge circuit of an X-capacitor, related active discharge circuit, integrated circuit and method

Information

  • Patent Grant
  • 10890606
  • Patent Number
    10,890,606
  • Date Filed
    Monday, June 17, 2019
    5 years ago
  • Date Issued
    Tuesday, January 12, 2021
    3 years ago
Abstract
An active discharge circuit discharges an X capacitor and includes a sensor circuit that generates a sensor signal indicative of an AC voltage at the X capacitor. A processing unit generates a reset signal as a function of a comparison signal. A comparator circuit generates the comparison signal by comparing the sensor signal with a threshold. A timer circuit sets a discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. The timer circuit determines the time elapsed since the last reset and tests whether the time elapsed exceeds a given timeout value. If the time elapsed exceeds the given timeout value, the timer circuit sets the discharge enable signal to a second logic level. A dynamic threshold generator circuit varies the threshold of the comparator circuit as a function of the sensor signal.
Description
BACKGROUND
Technical Field

Embodiments of the present disclosure relate to circuits for discharging an X capacitor.


Description of the Related Art


FIG. 1a shows an example of a device 10a being powered via an input voltage Vin provided by an external AC power supply source 20, such as the mains having, e.g., 230 VAC or 110 VAC. For example, typically the device 10a includes a connector 102, such as a plug, comprising two terminals 102a and 102b for connection to the external AC power source 20 and the AC power supply signal Vin received via the connector 102 is provided to some kind of electric load 106.


The device 10a may also include a capacitor 104 directly connected to the AC input connector 102, which is usually called X-capacitor or X-cap. For example, such X-capacitors are often used in switched mode power supplies (SMPS).



FIG. 1b shows in this respect an example of a typical switched mode power supply 10b. Specifically, in the example considered, the electric load 106 of FIG. 1a is now represented by a rectifier circuit 110, such as a diode bridge rectifier, configured to convert the AC power supply signal Vin into a DC power supply signal, and an electronic converter 112, such as a DC/DC switching converter, which may feed a load 114, such as an external load 114a and/or an internal load 114b. For example, in this case, the capacitor 104 may be configured to filter EMI (electromagnetic interference) noise coming from the switching activity of the switching converter 112.


Safety regulations, such as the international standard IEC60950, may require that such devices 10a and 10b, indicated in the following simply as device 10, include a discharge circuit 108 configured to discharge the capacitor 104, when the connector 102 is disconnected from the AC power source 20, thus reducing the risk of electric shocks in case a user touches the connector 102 of a disconnected device 10. For example, usually such discharge circuits 108 are required when the capacitance of the capacitor 104 is greater than a given value, such as 0.1 μF.


For example, often a device 10 is considered to be compliant with the technical regulation when the discharge circuit 108 may discharge such an X-capacitor 104 (and possible other capacitances connected between the power supply lines feeding the load 106) with a given maximum discharge time constant. For example, often the discharge time constant is calculated as the effective capacitance (μF) connected to the connector 102 multiplied by the effective resistance of the discharge path of the discharge circuit 108. Whenever these values cannot be easily defined, the effectiveness of the discharge circuit 108 is often evaluated by the measure of the time needed to reduce the voltage at the capacitor 104 down to, e.g., 0.37 times the initial value. For example, typically the discharge time constant should be lower than 1 second for “type A” equipment with AC plug connection, or 10 seconds for permanent installed equipment and “type B” equipment with AC plug connection.


For example, the discharge circuit 108 may comprise a resistor connected in parallel with the capacitor 104. In this case, the resistance of the resistor could be dimensioned in order to discharge the capacitor 104 according to the applicable safety regulations.


The drawback of this solution resides in the fact that such an additional resistor also consumes power when the device 10 is connected to the AC power source 20, thereby reducing the efficiency of the device 10.


This problem may be particularly relevant for switched mode power supplies as shown, e.g., in FIG. 1b.


In fact, such switched mode power supply 10b could also be connected to the AC power source 20, when the load 114 is disconnected, switched off or in a low power mode, such as a standby mode. For example, this may apply to a notebook adapter connected to the AC mains when the notebook (represented in this case by external load 114a) is disconnected or switched off. In this case the consumption of the resistor may represent a considerable part of the adapter power consumption.


In order to overcome this problem, the discharge circuit 108 may also be an active discharge circuit, which discharges the capacitor 104 only when the connector 102 is disconnected from the AC power source 20, thereby reducing the power consumption of the discharge circuit 108 when the device 10 is connected to the AC power source 20.


BRIEF SUMMARY

The inventors have observed that one part of such an active discharge circuit is the detection circuit used to detect a disconnection from and/or connection to the AC power source.


The present disclosure provides arrangements which permit improvement of this detection.


According to one or more embodiments, a detection circuit for an active discharge circuit of an X-capacitor has the features specifically set forth in the claims that follow. The present disclosure also relates to a related active discharge circuit and integrated circuit comprising the detection circuit, and a related method.


The claims are an integral part of the technical teaching of the embodiments provided herein.


As mentioned in the forgoing, the detection circuit is part of an active discharge circuit that is used to discharge an X capacitor of a device, in particular a switched mode power supply. Generally, the detection circuit is configured to generate a discharge enable signal signaling the presence or absence of an AC oscillation applied to said X capacitor.


In some embodiments, the detection circuit comprises a sensor circuit, such as a voltage divider with associated rectifier circuit, for connection to the X capacitor. In particular, this sensor circuit is configured to generate a sensor signal being indicative of the voltage at the X capacitor, such as a scaled down version and/or rectified version of the voltage at the X capacitor.


In some embodiments, the detection circuit comprises a comparator circuit comprising one or more comparators. Accordingly, the comparator circuit generates at least one comparison signal by comparing the sensor signal with at least one threshold.


In some embodiments, the detection circuit comprises a timer circuit, such as a digital counter, configured to determine whether a given time has lapsed since the last reset event and set the discharge enable signal accordingly. For example, the time circuit may set the discharge enable signal to a first logic level when the timer circuit is reset via a reset signal. Next, the timer circuit may determine the time elapsed since the timer circuit has been reset and in case the time elapsed exceeds a given timeout value, the timer circuit may set the discharge enable signal to a second logic level.


In some embodiments, an elaboration circuit is used to generate this reset signal for the timer circuit as a function of the at least one comparison signal provided by the comparison circuit.


In some embodiments, the detection circuit comprises also a dynamic threshold generator circuit configured to vary the at least one threshold of the comparator circuit as a function of the sensor signal.


For example, in some embodiments, the dynamic threshold generator circuit is configured to vary the at least one threshold of the comparator circuit in a feed-forward manner directly as a function of the sensor signal.


For example, in this case, the dynamic threshold generator circuit may comprise a peak detector circuit configured to determine an upper threshold or peak value of the sensor signal, and a threshold generator circuit configured to determine a lower threshold value as a function of this upper threshold value.


In this case, the comparator circuit may determine whether the sensor signal is greater than the lower threshold value, or alternatively between the lower and the upper threshold value. Accordingly, a raising edge in the signal at the output of the comparator indicates that the sensor signal has a positive slope, while a falling edge in the signal at the output of the comparator indicates that the sensor signal has a negative slope.


In some embodiments, the elaboration circuit may therefore reset the timer circuit when the comparison signal comprises a leading and/or a falling edge. The elaboration circuit may also determine the time elapsed between a leading and a falling edge, and reset the timer circuit when this time is smaller than a given time threshold value.


In some embodiments, the dynamic threshold generator circuit may vary the at least one threshold of the comparator circuit also in a feed-back manner as a function of the at least one comparison signal at the output of the comparator circuit.


For example, in this case, the comparator circuit may comprise two comparators which generate a first and a second comparison signal indicating whether the sensor signal is greater than a first and a second threshold value, respectively. Accordingly, the comparison signals indicate whether the sensor signal is smaller than, between or greater than the first and a second threshold value.


In some embodiments, the dynamic threshold generator circuit may thus increase the smaller one of the first or the second threshold values, when the sensor signal is greater than both the first and the second threshold values, or decrease the greater one of the first or the second threshold values, when the sensor signal is smaller than both the first and the second threshold value, i.e., the threshold values are always adapted such that the sensor signal is between the first and the second threshold value. Accordingly, the smaller threshold value is increased due to a positive slope in the sensor signal, while the greater threshold value is decreased due to a negative slope in the sensor signal.


This behavior may be used to reset the timer circuit. For example, in some embodiments, the elaboration circuit resets the timer circuit each time the smaller threshold value is increased, i.e., each time the comparator circuit indicates that the sensor signal is greater than both threshold values.


Accordingly, the detection circuit generally determines the presence of an AC voltage between two terminals, which are usually connected to the X-capacitor of a device, such as a switched mode power supply. Accordingly, such a detection circuit is particularly useful in an active discharge circuit adapted to discharge such an X capacitor.


Generally, the detection circuit or the complete active discharge circuit may also be integrated in a digital and/or analog integrated circuit, for example the driver circuit of a switched mode power supply.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

Embodiments of the present disclosure will now be described with reference to the annexed drawings, which are provided purely by way of non-limiting example and in which:



FIGS. 1a and 1b are functional diagrams of devices including conventional discharge circuits;



FIG. 2 shows a device comprising an X-capacitor in accordance with one embodiment of the present disclosure;



FIG. 3 shows an embodiment of an active discharge circuit for the device of FIG. 2;



FIG. 4 shows an embodiment of a detection circuit for the active discharge circuit of FIG. 3;



FIGS. 5a and 5b show typical waveforms occurring in the detection circuit of FIG. 4;



FIG. 6 shows a first embodiment of a processing unit of the detection circuit shown in FIG. 4;



FIGS. 7, 8 and 9 show waveforms which may occur in the processing unit of FIG. 6;



FIG. 10 shows a second embodiment of a processing unit of the detection circuit shown in FIG. 4;



FIGS. 11, 13 and 16 show details of the processing unit of FIG. 10 according to embodiments of the present disclosure;



FIGS. 12a and 12b show waveforms which may occur in the processing unit of FIG. 10 in embodiments of the present disclosure;



FIGS. 14 and 15 show further details of embodiments of the active discharge circuit of FIG. 3; and



FIG. 17 is a flowchart illustrating the operation of the discharge circuit of FIGS. 2 and 3 according to one embodiment of the present disclosure.





DETAILED DESCRIPTION

In the following description, numerous specific details are given to provide a thorough understanding of embodiments of the present disclosure. The embodiments can be practiced without one or several of these specific details, or with other methods, components, materials, etc. In other instances, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of the described embodiments.


Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.


The headings provided herein are for convenience only and should not limit the scope or meaning of the embodiments.


In the following figures parts, elements or components which have already been described with reference to FIG. 1 are denoted by the same references previously used in such figure. The description of such previously described elements will not be repeated in the following in order not to overburden the present detailed description.


As mentioned in the foregoing, the present disclosure provides solutions for discharging an X-capacitor.



FIG. 2 shows an embodiment of a device 30 in accordance with the present disclosure.


Similar to the devices shown in FIGS. 1a and 1b, the device 30 includes a connector 302, such as a plug, comprising at least two power supply terminals 302a and 302b for connection to the external AC power supply 20 and the AC power supply signal Vin received via the terminals 302a and 302b is provided to a load.


For example, in an embodiment, the AC power supply signal received via the terminals 302a and 302b is provided to a rectifier 310, such as a bridge rectifier, which converts the AC power supply signal to a DC power signal, which is provided via a positive power line 316a and a negative power line 316b, which represents a ground GND, to a DC load 312.


For example, in an embodiment, the DC load may be a DC/DC or DC/AC switching converter 312, which provides a regulated power supply signal to an external and/or internal load indicated with the reference signs 314a and 314b, respectively. For example, typical topologies for switching converters are buck, boost, buck-boost, flyback, forward, half-bridge or full-bridge converters, which are well known to those skilled in the art, rendering a detailed description herein unnecessary.


In the embodiment considered, the device 30 also includes an X-capacitor 304, i.e., at least one capacitor being connected (e.g., directly) between the terminals 302a and 302b.


In the embodiment considered, the device 30 comprises further an active discharge circuit 308 configured to selectively discharge the capacitor 304.



FIG. 3 shows an embodiment of an active discharge circuit 308 in accordance with one embodiment of the present disclosure.


Specifically, in the embodiment considered, the active discharge circuit 308 comprises a detection circuit 40 configured to determine whether the connector 302 has been disconnected from the AC power source 20 and a discharge circuit 50 driven via a signal EN provided by the detection circuit 40 and configured to discharge the capacitor 304 when the signal EN indicates that the connector 302 has been disconnected from the AC power source 20.


Generally, when the device 30 is connected to the AC voltage source 20, the voltage VX at the capacitor 304, i.e., the voltage between the terminals 302a and 302b, is a sinusoidal signal, i.e., an oscillation having a given amplitude and frequency, e.g., an amplitude of 230V and a frequency of 50 Hz.


Thus, by detecting an AC oscillation at the capacitor 304, the detection circuit 40 may determine whether the device 30 is connected to the AC power source 20 or not.



FIG. 4 shows a possible embodiment of the detection circuit 40.


In the embodiment considered, the detection circuit 40 comprises an optional rectifier circuit 402, a voltage sensor 404 and a processing unit 406.


Specifically, the optional rectifier circuit 402 is interposed between the capacitor 304 and the voltage sensor 404, wherein the rectifier circuit 402 is configured to convert the AC voltage signal VX at the capacitor 304 into a DC voltage signal.


Conversely, the voltage sensor 404 is configured to measure the voltage at the output of the rectifier circuit 402 (or in alternative directly at the capacitor 304). Accordingly, generally, a signal S provided at the output of the voltage sensor 404 is representative of the voltage VX at the capacitor 304.


For example, FIG. 14 shows a possible embodiment of the voltage sensor 404, which is particularly suitable for devices comprising already a rectifier 310, such as a bridge rectifier.


In the embodiment considered, the voltage VX at the capacitor 304 is rectified via a rectifier circuit 402. Specifically, in the embodiment considered, the rectifier comprises two diodes D1 and D2. More specifically, the anode of the diode D1 is connected to a first terminal of the capacitor 304, e.g., to the terminal 302a, and the anode of the diode D2 is connected to the second terminal of the capacitor 304, e.g., to the terminal 302b. The cathodes of the diodes D1 and D2 are connected (preferably directly) together and provide thus always a positive voltage. In particular, merely two diodes D1 and D2 are sufficient, because the ground GND provided by the rectifier 310 may be used as negative reference for this voltage.


Conversely, e.g., in case the rectifier 310 is missing, a full bridge rectifier could be used in the rectifier circuit 402.


The positive voltage provided at the cathodes of the D1 and D2 is provided to the voltage sensor 404.


For example, in the embodiment considered, a voltage divider comprising two resistors R1 and R2 connected in series is used as voltage sensor 404. Specifically, in the embodiment considered the voltage divider is connected between the connection point of the cathodes of the diodes D1 and D2 and the ground GND, and the intermediate point between the resistors R1 and R2 provides the sensor signal S. Accordingly, in the embodiment considered, the signal S corresponds to a positive voltage with respect to the ground GND and corresponds to a rectified and scaled down version of the voltage VX at the capacitor 304.


Thus, when the device 30 is connected to the AC power source 20 the signal S may have different waveforms which primarily depend on the presence and implementation of the rectifier circuit 402. For example, generally, the signal S may be an AC sinusoidal oscillation, a positive sinusoidal oscillation (e.g., by adding a DC offset to the AC oscillation), a rectified sinusoidal oscillation, or a waveform comprising only each second half-wave (e.g., by using only a single diode, e.g., diode D1 or D2, in the rectifier circuit 402).


Finally, the processing unit 406, which may be implemented by any suitable analog and/or digital circuit, elaborates the sensor signal S and determines the signal EN as a function of the sensor signal S.


Generally, the discharge circuit 50 (FIG. 3) includes at least one electronic switch SW configured to selectively discharge the capacitor 304 as a function of the signal EN. In order to limit the discharge current, a resistor, or generally a resistive element R, or a current generator I (generating a linear/non-linear current and/or a constant/non-constant current) could also be connected in series with such an electronic switch SW, as represented through the dashed line depictions of these elements in FIG. 15. The discharge circuit 50 may include the electronic switch SW connected to the resistive element R and/or the current generator I. Accordingly, such an electronic switch SW could be connected, e.g., in parallel with the capacitor 304.


Conversely, if the device 30 includes a rectifier 310, the electronic switch SW could also discharge the capacitor 304 to ground GND.


For example, FIG. 15 shows an embodiment of the discharge circuit 50 which may be used in combination with the voltage sensor 404 shown in FIG. 14. In fact, in this embodiment, the connection point of the cathodes of the diodes D1 and D2 always provides a positive voltage with respect to the ground GND, i.e., the negative line at the output of the rectifier 310. Accordingly, in this case an electronic switch SW, such as a metal-oxide-semiconductor field-effect transistor (MOSFET), e.g., with n channel, may be connected between the connection point of the cathodes of the diodes D1/D2 and ground GND, wherein the control gate of the electronic switch SW is driven via the signal EN.


Generally, also in this case a disconnection event should not be detected by simply checking whether the signal S is greater than a given threshold, because when the connector 302 (FIG. 3) is disconnected, the capacitor 304 may be charged to any value between zero and the maximum line voltage. Therefore the use of a constant fixed threshold is not a reliable way to implement the detection.


Moreover, detection is complex also because possible further components of an EMI filter placed upstream the connector 302 could introduce distortions in the sensed voltage S. Furthermore, often it is also not possible to exactly predict the distortion, which often depends on the operative conditions of the electric load of the device.


Finally, in particular in the context of switched mode power supplies, the sensor signal S could also not decrease gradually when the device 30 is disconnected, but the subsequent electronic converter 310 could still consume energy leading to voltage profiles similar to a linear or step-down slow discharge.


For example, FIGS. 5a and 5b show two possible waveforms of the signal S, in the case of a switched mode power supply with or without output load, respectively.


Specifically, in the examples considered, once the plug is disconnected at a time t0, the discharge time of the capacitor 304 varies significantly between the waveforms shown in FIGS. 5a and 5b. For example, the discharge behavior shown in FIG. 5a is quite similar to a decreasing sinusoidal waveform.


Accordingly, a disconnection event could be detected by comparing the maximum peak of the AC voltage, which corresponds to the amplitude of the oscillation, with a given voltage reference. However, this solution would require the knowledge of the nominal amplitude of the AC voltage, which may also vary from 80 VAC to 260 VAC for different countries.


Thus, generally, the voltage at the capacitor 304 could be compared with a fixed lower voltage reference, such as 70 V. However, additional components, in particular inductors in the EMI filter, may introduce distortions in the signal S.


For example, this may be particularly relevant, when the signal S is measured with respect to the ground GND downstream the rectifier 310 as shown, e.g., in FIG. 15. In this case, the shape of the sensed signal S is also strongly dependent on the load conditions.


In this context, the inventors have observed that the peak value is almost defined by the AC mains peak value, but the lowest value (the so called valley value) depends strongly on the load conditions. For example, often this is due to the finite (and different from zero) value of the EMI filter impedance. Accordingly, in the case of a heavy load the valley value of signal S would be low, even close to zero. On the other hand, the valley value will be higher at light load conditions. Because of this a fixed low threshold could lead to a missed or wrong detection of the AC mains (with an undesired activation of the X-capacitor discharge).



FIG. 6 shows a first embodiment of a processing unit 406a in accordance with the present disclosure.


Specifically, in the embodiment considered, instead of using a fixed and preconfigured voltage reference, the solution determines a dynamic voltage threshold.


Specifically, in the embodiment considered, the processing unit 406a comprises comparator circuit 412a, a dynamic threshold generator circuit 416a, an elaboration circuit 418a and a timer circuit 414a.


Specifically, the dynamic threshold generator circuit 416a is configured to provide one or more threshold values for the comparator circuit 412a as a function of the signal S.


For example, in the embodiment considered, the dynamic threshold generator circuit 416a comprises a peak detector 408 and a threshold generator circuit 410.


Specifically, the peak detector 408 is configured to detect the maximum value in the signal S. For example, suitable peak detectors are described in the patent application U.S. Ser. No. 14/510,925 filed on Oct. 9, 2014, which is incorporated for this purpose herein by reference in its entirety.


Accordingly, when the device 30 is connected to the AC power source 20, the peak detector 408 will provide after one or more oscillations of the AC power signal the maximum value of the signal S, which represents the amplitude of the oscillation of the voltage VX at the capacitor 304. Accordingly, this peak value represents an upper dynamic threshold DHT for the signal S.


In the embodiment considered, the threshold generator circuit 410 uses this signal in order to generate at least one threshold value, such as a reference voltage signal, for the comparator circuit 412a.


For example, in an embodiment, the comparator circuit 412a comprises a single comparator configured to compare the signal S with a lower threshold DLT. In this case, the threshold generator circuit 410 may be configured to determine dynamically this lower threshold value DLT as a function of the upper dynamic threshold DHT. For example, the lower threshold DLT may be calculated by subtracting a given value from the threshold DHT, such as 20-50V, or by scaling the threshold DHT with a given percentage, such as 90%. Generally, the difference between the two thresholds may also be programmable, e.g., by means of software, trimming or metal options.


Accordingly, the lower threshold value DLT corresponds to a dynamic threshold which is determined as a function of the peak value of the voltage at the capacitor 304. Accordingly, in the embodiment considered, a signal OVTH at the output of the comparator 412a indicates weather the signal S, being indicative of the voltage at the capacitor 304, is greater than the lower threshold DLT.


For example, FIG. 7 shows a possible waveform for the signal OVTH which is set to a first logic level, e.g., “1”, when the voltage at the capacitor 304 is greater than the lower threshold DLT and to a second logic level, e.g., “0”, when the voltage at the capacitor 304 is smaller than the lower threshold DLT. Accordingly, as long as the AC power source 20 is connected to the device 30, a single pulse of the OVTH signal is generated for each half-wave of the rectified oscillation of the AC power source 20. Conversely, in the absence of a rectifier 310 or when using only a single diode in the rectifier circuit 310, a single pulse would be generated for each oscillation.


In an embodiment, the comparator circuit 412a may comprise instead a window comparator configured to determine whether the signal S is between a lower and an upper threshold. In this case, the threshold generator circuit 410 may be configured to provide both the lower dynamic threshold DLT and the upper dynamic threshold DHT to the window comparator of the comparator circuit 412a. Accordingly, in this case, the signal OVTH would indicate whether the signal S is between the lower and the upper dynamic thresholds DLT and DHT. For example, such a window comparator may improve robustness and effectiveness, and may be suitable when AC variations should be detected with higher precision/resolution


Thus, when the device 30 is connected to the AC power source 20, the signal OVTH at the output of the comparator circuit 412a will comprise at least one pulse for a time period T corresponding to:

T=1/fAC.

where fAC is the frequency of the AC oscillation of the AC power source 20, which is usually 50 or 60 Hz.


Conversely, such pulses will be missing, when the device 30 is disconnected from the AC power source 20.


For example, FIG. 8 shows in this respect possible waveforms for the signal S and a corresponding signal OVTH.


Accordingly, in the embodiment considered, the timer circuit 414a is used to determine, similar to a watchdog timer or timeout counter, whether a given time period has lapsed since the last pulse occurred in the signal OVTH.


For example, such a timer circuit 414a may be implemented with a counter, which increases or decreases a count value until a given value has been reached and which is reset to a given initial value based on a reset signal RESET. Accordingly, in this case, such a timer circuit 414a may be reset as a function of the signal OVTH.


For example, in the embodiment considered, the signal OVTH is provided for this purpose to the elaboration circuit 418a, which determines a signal RESET for the timer circuit 414a as a function of the signal OVTH.


For example, in an embodiment, the elaboration circuit 418a is configured (based on the logic values of the signal OVTH) to reset or restart the timer circuit 414a at each raising edge of the signal OVTH, which represents a positive slope in the signal S. Accordingly, in this case, the timer circuit 414a may determine whether a given time period has lapsed since a last raising edge of the signal OVTH. For example, typically the time threshold or timeout value TO for the timer circuit 414a should correspond to several periods T of a typical oscillation of the AC power source, such as 40-100 ms. Accordingly, when the timer circuit 414a reaches the timeout value TO, the timer circuit 414a may enable the discharge circuit 50 via the signal EN in order to discharge the capacitor 304.


In an embodiment, the elaboration circuit 418a may be configured to reset the timer circuit 414a also at each falling edge of the signal OVTH. Accordingly, in this case, the timer circuit 414a is configured to enable the discharge circuit when the timer circuit reaches a given timeout value TO since the last raising or falling edged of the signal OVTH.


Thus generally, the timer circuit 414a enables the discharge circuit when a given time period has lapsed since the last raising and/or falling edge in the signal OVTH.


Conversely, different solutions may be used to determine when the discharge circuit 50 should be disabled or deactivated again.


For example, the timer circuit 414a could be configured to deactivate the discharge circuit 50 only at a raising edge in the signal OVTH, which indicates a positive slope in the signal S. For example, in this case, the elaboration circuit 418a may be configured to reset the timer circuit 414a via the signal RESET at each raising edge in the signal OVTH.


Conversely, the timer circuit 414a should not simply disable the discharge circuit 50 at a falling edge, because once the discharge circuit is enabled, the voltage at the capacitor 304 decreases, which could cause a falling edge in the signal OVTH.


Thus, in an embodiment, in order to avoid this problem, the elaboration circuit 418a is configured to determine whether the signal S shows slope changes (second order derivative) and eventually resets the timer circuit 414a.


For example, in an embodiment, the elaboration circuit 418a is configured to determine the time elapsed between two consecutive edges in the signal OVTH, i.e., between a raising edge and a falling edge or vice versa between a falling edge and a raising edge, thereby determining two values: a first value TH indicating the duration in which the signal OVTH was high and second value TL indicating the duration in which the signal OVTH was low. In this case, the elaboration circuit 418a may be configured to compare these durations with at least one time threshold value in order to determine whether these durations are within given limits. For example, in an embodiment the elaboration circuit 418a may determine whether the first duration TH and the second duration TL are both smaller than a timeout value TO, which could correspond to the duration of several periods or sub-periods of a typical AC oscillation, e.g., 5, 10, 20-100 ms. Accordingly, in this case, the elaboration circuit 418a could reset the timer circuit 414a thus disabling the discharge circuit 50 only when the durations TH and/or TL are within the specified limits.


For example, FIG. 9 shows for this embodiment a possible waveform for the signal OVTH and a respective enable signal EN for the discharge circuit 50.


Specifically, in the example considered:

    • at a time t1 the voltage of the signal S reaches the lower voltage threshold DLT,
    • at a time t3 the voltage of the signal S falls below the lower voltage threshold DLT,
    • at a time t4 the voltage of the signal S again reaches the lower voltage threshold DLT, and
    • at a time t5 the voltage of the signal S again falls below the lower voltage threshold DLT.


Accordingly, in the embodiment considered, the signal OVTH includes two pulses. Moreover, in the example considered, the duration TH1 of the first pulse and the duration TL1 are greater than the timeout value TO and the duration TH2 of the second pulse is smaller than the timeout value TO. Accordingly, considering the above configuration of the elaboration circuit 418a, the timer circuit 414a will enable the discharge circuit 50 once the time TO has elapsed since the first raising edge, i.e., at a time t2. Conversely, the elaboration circuit 418a will reset the timer circuit 414a, thereby deactivating the discharge circuit 50, only at the second falling edge at time t5, because only at this moment the elaboration circuit 414 is able to determine the duration TH2 of the second pulse and compare this duration with the timeout value TO.


This method has the further advantage that low variation of AC input voltage may be filtered automatically.



FIG. 10 shows a second embodiment of the processing unit 406b.


Specifically, also in this embodiment, the processing unit 406b comprises comparator circuit 412b, a dynamic threshold generator circuit 416b, an elaboration circuit 418b and a timer circuit 414b. Also in this case, the dynamic threshold generator circuit 416b is configured to provide at least one threshold value to the comparator circuit 412b, which has been determined as a function of the signal S, and the elaboration circuit 418b is configured to reset the timer circuit 414b as a function of one or more signals at the output of the comparator circuit 412b.


However, while in the embodiment shown in FIG. 6, the threshold value(s) were determined in a feed-forward or open-loop manner directly based on the signal S, in the embodiment considered, the threshold values are updated in a feed-back or closed loop manner based on the signals at the output of the comparator circuit 412b.


Specifically, in the embodiment considered, the comparator circuit 412b comprises two comparators 4121 and 4122, which compare the signal S with two dynamic threshold values DT1 and DT2 being provided by the dynamic threshold generator circuit 416b.


Accordingly, in the embodiment considered, the signal COMP1 at the output of the first comparator 4121 indicates weather the signal S is greater than the voltage reference signal DT1 and the signal COMP2 at the output of the second comparator 4122 indicates weather the signal S is greater than the voltage reference signal DT2.


In the embodiment considered, the comparator circuit 412b provides the comparison signals COMP1 and COMP2 to the elaboration circuit 418b, such as a combinational circuit, which is configured to determine, based on the signals COMP1 and COMP2 whether the signal S is increasing or decreasing.


Specifically, in the embodiment considered, the elaboration circuit 418b provides for this purpose a signal INC indicating that the signal S is greater than both DT1 and DT2, and a signal DEC indicating that the signal S is smaller than both DT1 and DT2.


For example FIG. 11 shows a possible embodiment of the elaboration circuit 418b for the logic levels of the signals COMP1 and COMP2 which result from the connection of the signals to the positive and negative input terminals of the comparators 4121 and 4122 as shown in FIG. 10. Specifically, in this case, the signal INC may be obtained via an AND gate 420 and the signal DEC may be obtained via an NOR gate 422, wherein both gates receive the signals COMP1 and COMP2 as input.


Accordingly, the dynamic threshold generator circuit 416b is able to determine (via the comparator circuit 412b) whether the signal S is greater than (e.g., INC=“1” and DEC=“0”), smaller than (e.g., INC=“0” and DEC=“1”) or between the threshold values DT1 and DT2 (e.g., INC=“0” and DEC=“0”). In the embodiment considered, the dynamic threshold generator circuit 416b uses this information in order to vary the thresholds DT1 and DT2.


For example, FIG. 16 shows a possible embodiment of dynamic threshold generator circuit 416b. In the embodiment considered, the signals INC and DEC are provided to a digital processing unit 420, such as a microprocessor. The digital processing unit 420 elaborates the signals INC and DEC and sets the threshold values DT1 and DT2 via respective digital-to-analog converters DAC1 and DAC2.



FIG. 12a shows in that respect a possible operation of an embodiment of the dynamic threshold generator circuit 416b.


In the embodiment considered, initially the threshold DT1 and DT2 are set to respective initial values, e.g., DTA=DT1,0 and DT2=DT2,0, wherein one of the thresholds is greater than the other one, i.e., one threshold represents a lower threshold and the other threshold represents a higher threshold, e.g., DT2,0>DT1,0.


Once the signal INC indicates that the signal S is greater than DT1 and DT2, i.e., S>DT1,0 and S>DT2,0, the circuit 416b assigns a new value to the lower threshold, wherein the new value is greater than the previous higher threshold. For example, in the example considered, the threshold DT1 is assigned a new value DT1,1, with DT1,1>DT2,0. Thus the previous lower threshold becomes the new higher threshold (being greater than the current value of the signal S) and intrinsically the signal INC changes again the logic state.


This scheme is repeated each time the signal INC goes to high, thereby following the raising slope of the signal S. For example, in the embodiment considered, the signal S exceeds three times the thresholds DT1 and DT2 till the thresholds are set to DT1=DT1,2 and DT2=DT2,1.


Accordingly, in the embodiment considered, one of the two thresholds represents a lower threshold and the other represents a higher threshold and when the signal INC indicates that the signal S is greater than both thresholds, the circuit 416b increases the lower threshold value such that the lower threshold value becomes the new higher threshold value.


Conversely, when the signal S is decreasing again, at a given moment the signal DEC will show that the signal S is smaller than DT1 and DT2, i.e., S<DT1,2 and S<DT2,1. At this moment, the circuit 416b will decrease the current higher threshold. For example, in FIG. 12a, the signal DT1 will be set to a new value DT1,1, which is smaller than the current value of DT2.


Accordingly, in the embodiment considered, when the signal DEC indicates that the signal S is smaller than both thresholds, the circuit 416b decreases the higher threshold value such that the higher threshold value becomes the new lower threshold value.


Thus, by repeating the above operation, the processing unit 406b is able to follow the waveform of the signal S. Moreover, the signals INC and DEC show respectively whether the signal S has a positive slop or a negative slope.


In an embodiment, at least four levels are used for each of the thresholds DT1 and DT2. For example, FIG. 13 shows a table of typical values of 7 levels L for each of the thresholds DT1 and DT2. Specifically, these values are suitable both for 110 VAC and 230 VDC applications. Those of skill in the art will appreciate that the values indicated relate to the absolute threshold values with respect to the amplitude of the voltage VX, which eventually should be scaled based on the ratio of the voltage detection circuit 404b.


Generally, as shown in FIG. 12a, when the signal S decreases to zero, the thresholds may be maintained at the lowest level, e.g., levels DT1,0 and DT2,0, which are greater than zero. Accordingly, in this case, the signal DEC will remain high until the signal S increases again exceeding the lower threshold, e.g., DT1,0 in FIG. 12a.


Conversely, FIG. 12b shows an embodiment, in which the processing unit 406b assigns in this case a default value DT0, being at most zero or even negative. Specifically, when the threshold values have reached the lowest levels, e.g., levels DT1,0 and DT2,0, and the signal DEC goes to high, the processing unit assigns to the current higher threshold this default value, e.g., DT2=DT0.


Thus, generally, the levels of the thresholds signals DT1 and DT2 are configured such that the signals INC and DEC comprise (in the presence of an AC power supply signal) a plurality of pulses for each raising or falling slope of the signal S respectively.


Accordingly, similar to the previous embodiment shown in FIG. 6, the elaboration circuit 418b may be configured to reset the timer circuit 414b via a signal RESET as a function of the signals provided by the comparator circuit 412b, i.e., the signals INC and DEC.


For example, in the embodiment shown in FIG. 11, the signal RESET corresponds to the signal INC, i.e., the signal RESET comprises only the pulses of the signal INC, showing in this way a positive slope of the signal S.


However, while in the previous embodiment was required some kind of logic in order to analyze the waveform of the signal OVTH, e.g., in order to determine the raising edge of the signal OVTH, in this case, the signal INC comprises only short pulses and accordingly this signal could be used directly to reset to timer circuit 414b.


Generally, the embodiments shown with respect to FIGS. 6 and 10 may also be combined and components may be reused, e.g., only a single timer circuit may be used instead of two separate timer circuits 414a and 414b. For example, in this case, the signal RESET provided by the elaboration circuit 418a of FIG. 6 could be combined, e.g., via a logic OR gate, with the signal RESET provided by the elaboration circuit 418b of FIG. 10.



FIG. 17 is a flowchart illustrating the operation of the discharge circuit 308 of FIGS. 2 and 3 according to one embodiment of the present disclosure. The method of detecting whether an AC oscillation is applied to an X capacitor of a device begins in step 1700 and proceeds to step 1702 monitors a voltage at said X capacitor and proceeds to step 1704 and generate at least one comparison signal indicating whether said voltage at said X capacitor is contained in a voltage window defined by a lower threshold value and an upper threshold value. From step 1704 the process goes to step 1706 and varies said upper and lower threshold values as a function of said monitored voltage at said X capacitor. The process then goes to step 1708 and detects at least one of leading and falling edges of the comparison signal and then goes to step 1710 and increments a count value over time starting from an initial value for the count value. From step 1710 the process goes to step 1712 and resets the count value to the initial value as a function of the detected at least one of leaving and falling edges of the comparison signal. After step 1712 the process goes to step 1714 and determines whether the count value has reached a time threshold value and then goes t step 1716 and discharges the X capacitor responsive to the time count reaching the time threshold value. The process then terminates in step 1718. In one embodiment, step 1701 includes generating a sensor signal responsive to the voltage at said X capacitor and determining the upper threshold value indicative of a peak value of said sensor signal and determining the lower threshold value as a function of said upper threshold value. The count value in one embodiment indicates a time between leading and falling edges of the comparison signal. In one embodiment, varying said at least one threshold as a function of said monitored voltage at said X capacitor comprises varying the at least one threshold value as a function the comparison signal. In an embodiment, the comparison signal comprises first and second comparison signals and the method further includes generating a first comparison signal indicating whether said monitored voltage at said X capacitor is greater than a first threshold value and generating a second comparison signal indicating whether said monitored voltage at said X capacitor is greater than a second threshold value.


Such a combination of the circuits provides a system solution suitable for a wide range of applicative conditions (e.g., EMI filter structures, load conditions, etc.). The circuit combination is a reliable and effectiveness solution regardless system operating conditions.


Of course, without prejudice to the principles of the present disclosure, the details of construction and the embodiments may vary widely with respect to what has been described and illustrated herein purely by way of example, without thereby departing from the scope of the present disclosure.


The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.

Claims
  • 1. A detection circuit, comprising: a sensor circuit configured to be coupled to an X capacitor, said sensor circuit configured to generate a sensor signal indicative of a voltage at said X capacitor;a window comparator configured to compare the sensor signal with a lower threshold value and an upper threshold value and generate a comparison signal indicating whether said sensor signal is between the lower threshold value and the upper threshold value;a timer circuit configured to: set a discharge enable signal to a first logic level in response to said timer circuit being reset via a reset signal;determine a time elapsed since said timer circuit has been reset via the reset signal;determine whether said time elapsed exceeds a given timeout value; and; the prior art fails to disclose the further inclusion of the combination ofif said time elapsed exceeds said given timeout value, set said discharge enable signal to a second logic level to cause an active discharge circuit to discharge the X capacitor;an elaboration circuit configured to generate said reset signal for said timer circuit as a function of said comparison signal, the elaboration circuit configured to generate, based on said comparison signal, a first control signal indicating whether the sensor signal is increasing and a second control signal indicating whether the sensor signal is decreasing; anda dynamic threshold generator circuit configured to generate said lower threshold value and said upper threshold value of said window comparator based on the sensor signal, and said dynamic threshold generator circuit further configured to: vary said lower threshold value and said upper threshold value of said window comparator as a first function of said first control signal from said elaboration circuit to increase a first value of a smaller one of the lower threshold value and the upper value to a first new value that is greater than a larger one of the lower threshold value and upper threshold value in response to the first control signal indicating the sensor signal is greater than the upper threshold value and the lower threshold value; andvary said lower threshold value and said upper threshold value of said window comparator as a second function of said second control signal from said elaboration circuit to decrease a second value of the larger one of the lower threshold value and the upper threshold value to a second new value that is less than the value of the smaller one of the lower threshold value and the upper threshold value in response to the second control signal indicating the sensor signal is less than the upper threshold value and the lower threshold value.
  • 2. The detection circuit of claim 1, wherein the elaboration circuit is further configured to: detect whether said comparison signal includes both a leading edge and a falling edge;in the case where said comparison signal includes both said leading edge and said falling edge, determine a time elapsed between said leading edge and said falling edge;detect whether said time elapsed between said leading edge and said falling edge is smaller than a given time threshold value; andreset said timer circuit via said reset signal in response to detecting that said time elapsed between said leading and said falling edge is smaller than said given time threshold value.
  • 3. The detection circuit of claim 1, wherein said elaboration circuit is configured to: detect an edge of said comparison signal; andreset said timer circuit via said reset signal in response to detecting the edge of said comparison signal.
  • 4. The detection circuit of claim 1, wherein said window comparator comprises: a first comparator configured to generate a first comparison signal indicating whether said sensor signal is greater than the lower threshold value; anda second comparator configured to generate a second comparison signal indicating whether said sensor signal is greater than the upper threshold value.
  • 5. The detection circuit of claim 4, wherein said elaboration circuit is further configured to: generate, based on said first comparison signal and said second comparison signal from the window comparator, the first control signal indicating whether said sensor signal is greater than both of said upper threshold value and lower threshold value;generate, based on said first comparison signal and said second comparison signal from the window comparator, the second control signal indicating whether said sensor signal is smaller than both of said upper threshold value and said lower threshold value; andreset said timer circuit via said reset signal in response to said first comparison signal and said second comparison signal indicating that said sensor signal is greater than both of said upper threshold value and lower threshold value.
  • 6. The detection circuit of claim 5, wherein said dynamic threshold generator circuit is further configured: to determine, based on the first control signal and the second control signal, whether said first comparison signal and said second comparison signal indicate that said sensor signal is greater than both of said upper threshold value and lower threshold value, smaller than both of said upper threshold value and lower threshold value, or between said upper threshold value and lower threshold value;in response to said first control and second control signal indicating that said sensor signal is greater than both of said upper threshold value and lower threshold value, to increase the lower threshold value to a new value that is greater than a current value of the upper threshold value; andin response to said first control signal and second control signal indicating that said sensor signal is smaller than both of said upper threshold value and lower threshold value, to decrease the upper threshold value to a value that is smaller than a current value of the lower threshold value.
  • 7. A device, comprising: a discharge circuit configured to discharge an X capacitor; anda detection circuit coupled to the discharge circuit and including: a sensor circuit configured to be coupled to the X capacitor, said sensor circuit configured to generate a sensor signal indicative of a voltage at said X capacitor;a window comparator configured to compare the sensor signal with a lower threshold value and an upper threshold value and generate a comparison signal indicating whether said sensor signal is between the lower threshold value and the upper threshold value;a timer circuit configured to: set a discharge enable signal to a first logic level in response to said timer circuit being reset via a reset signal;determine a time elapsed since said timer circuit has been reset via the reset signal;determine whether said time elapsed exceeds a given timeout value; and if said time elapsed exceeds said given timeout value, set said discharge enable signal to a second logic level to cause an active discharge circuit to discharge the X capacitor;an elaboration circuit configured to generate said reset signal for said timer circuit as a function of said comparison signal, the elaboration circuit configured to generate, based on said comparison signal, a first control signal indicating whether the sensor signal is increasing and a second control signal indicating whether the sensor signal is decreasing; anda dynamic threshold generator circuit configured to generate said lower threshold value and upper threshold value of said window comparator based on the sensor signal, and said dynamic threshold generator circuit further configured to: vary said lower threshold value and upper threshold value of said window comparator as a first function of said first control signal from said elaboration circuit to increase a first value of a smaller one of the lower threshold value and the upper threshold value to a first new value that is greater than a value of a larger one of the lower threshold value and the upper threshold in response to the first control signal indicating the sensor signal is greater than the values of the upper threshold value and the lower threshold value; andvary said lower threshold value and said upper threshold value of said window comparator as a second function of said second control signal from said elaboration circuit to decrease a second value of the larger one of the lower threshold value and upper threshold value to a second new value that is less than the smaller one of the lower threshold value and the upper threshold value in response to the second control signal indicating the sensor signal is less than the upper threshold value and the lower threshold value.
  • 8. The device of claim 7, wherein the elaboration circuit is further configured to: detect whether said comparison signal includes both a leading edge and a falling edge;in the case where said comparison signal includes both said leading edge and said falling edge, determine a time elapsed between said leading edge and said falling edge;detect whether said time elapsed between said leading edge and said falling edge is smaller than a given time threshold value; andreset said timer circuit via said reset signal in response to detecting that said time elapsed between said leading and said falling edge is smaller than said given time threshold value.
  • 9. The device of claim 7, wherein said elaboration circuit is configured to: detect an edge of said comparison signal; andreset said timer circuit via said reset signal in response to detecting the edge of said comparison signal.
  • 10. The device of claim 7, wherein said window comparator comprises: a first comparator configured to generate a first comparison signal indicating whether said sensor signal is greater than the lower threshold value; anda second comparator configured to generate a second comparison signal indicating whether said sensor signal is greater than the upper threshold value.
  • 11. The device of claim 10, wherein said elaboration circuit is further configured to: generate, based on said first comparison signal and said second comparison signal from the window comparator, the first control signal indicating whether said sensor signal is greater than both of said upper threshold value and said lower threshold value;generate, based on said first comparison signal and said second comparison signal from the window comparator, the second control signal indicating whether said sensor signal is smaller than both of said upper threshold value and lower threshold value; andreset said timer circuit via said reset signal in response to said first comparison signal and said second comparison signal indicating that said sensor signal is greater than both of said upper threshold value and said lower threshold value.
  • 12. The device of claim 11, wherein said dynamic threshold generator circuit is further configured;: to determine, based on the first control signal and the second control signal, whether said first comparison signal and said second comparison signal indicate that said sensor signal is greater than both of said upper threshold value and lower threshold value, smaller than both of said upper threshold value and said lower threshold value, or between said upper threshold value and lower threshold value;in response to said first control signal and said second control signal indicating that said sensor signal is greater than both of said upper threshold value and said lower threshold value, to increase the lower threshold value to a new value that is greater than a current value of the upper threshold value; andin response to said first control signal and second control signal indicating that said sensor signal is smaller than both of said upper threshold value and si lower threshold value, to decrease the upper threshold value to a value that is smaller than a current value of the lower threshold value.
  • 13. The device of claim 7, further comprising: a first power supply terminal and a second power supply terminals for connection to an external AC power supply; andthe X capacitor, which has a first terminal and a second terminal coupled to the first power supply terminal and the second power supply terminal, respectively.
  • 14. The device of claim 13, further comprising: a first rectifier electrically coupled in parallel to the X capacitor and configured to convert an AC power signal from the first power supply terminal and the second power supply terminal to a DC power signal; anda switching converter coupled to receive the DC power signal and configured to provide a regulated power supply signal to a load.
  • 15. The device of claim 14, wherein: the detection circuit includes a second rectifier coupled in parallel with the X capacitor and configured to convert the AC power signal into a DC voltage signal; andthe sensor circuit is coupled to the second rectifier and configured to generate the sensor signal based on the DC voltage signal.
  • 16. A method, comprising: detecting whether an AC oscillation is applied to an X capacitor of a device, the detecting including: generating a sensor signal responsive to a voltage at said X capacitor;comparing the sensor signal with a lower threshold value and an upper threshold value;generating a comparison signal indicating whether the sensor signal is contained in a voltage window defined by the lower threshold value and the upper threshold value; the prior art fails to disclose the further inclusion of the combination ofvarying said upper threshold value and said lower threshold value, wherein the varying includes: generating a first control signal indicating whether the sensor signal is increasing;generating a second control signal indicating whether the sensor signal is decreasing;varying said lower threshold value and said upper threshold value as a first function of said first control signal to increase a first value of a smaller one of the lower threshold value and the upper threshold value to a first new value that is greater than a second value of a larger one of the lower threshold value and the upper threshold value in response to the first control signal indicating the sensor signal is greater than the values of the upper threshold value and the lower threshold value; andvarying said lower threshold value and said upper threshold value as a second function of said second control signal to decrease a third value of the greater one of the lower threshold value and the upper threshold value to a second new value that is less than the value of the larger one of the lower threshold value and the upper threshold value in response to the second control signal indicating the sensor signal is less than the values of the upper threshold value and the lower threshold value; anddetecting that said AC oscillation is applied to said X capacitor based on the comparison signal.
  • 17. The method of claim 16, further comprising discharging the X capacitor responsive to detecting that said AC oscillation is applied to said X capacitor.
  • 18. The method of claim 16, wherein detecting that said AC oscillation is applied to said X capacitor based on the comparison signal includes: detecting at least one of a leading edge or a falling edge of the comparison signal;incrementing a count value over time starting from an initial value for the count value, the count value indicating a time between the at least one of the leading edge or the falling edge of the comparison signal;resetting the count value to the initial value as a function of the detected at least one of leading edge or falling edge of the comparison signal; anddetermining whether the count value has reached a time threshold value.
  • 19. The method of claim 18, further comprising discharging the X capacitor responsive to the count value reaching the time threshold value.
Priority Claims (1)
Number Date Country Kind
TO2014A0906 Nov 2014 IT national
US Referenced Citations (267)
Number Name Date Kind
3584295 Bayer et al. Jun 1971 A
4342013 Kallman Jul 1982 A
4658198 Thurber, Jr. Apr 1987 A
4667173 Okochi May 1987 A
4716759 Tanaka Jan 1988 A
4835453 Munning Schmidt et al. May 1989 A
4910654 Forge Mar 1990 A
5061913 Okochi et al. Oct 1991 A
5083101 Frederick Jan 1992 A
5179362 Okochi et al. Jan 1993 A
5281955 Reich et al. Jan 1994 A
5287008 Pahr Feb 1994 A
5381074 Rudzewicz et al. Jan 1995 A
5446404 Badyal et al. Aug 1995 A
5483142 Skibinski et al. Jan 1996 A
5513088 Williamson Apr 1996 A
5568041 Hesterman Oct 1996 A
5615097 Cross Mar 1997 A
5638262 Brown Jun 1997 A
5644468 Wink et al. Jul 1997 A
5757627 Faulk May 1998 A
5796182 Martin Aug 1998 A
5841641 Faulk Nov 1998 A
5969583 Hutchison Oct 1999 A
6018229 Mitchell et al. Jan 2000 A
6088243 Shin Jul 2000 A
6157528 Anthony Dec 2000 A
6163470 Chavez et al. Dec 2000 A
6166930 Czerwinski Dec 2000 A
6218913 Pagenkopf Apr 2001 B1
6243276 Neumann Jun 2001 B1
6275044 Scott Aug 2001 B1
6343021 Williamson Jan 2002 B1
6385058 O'Meara May 2002 B1
6388856 Anthony May 2002 B1
6404170 Okamura et al. Jun 2002 B2
6448845 Davies Sep 2002 B2
6522516 Anthony Feb 2003 B2
6549014 Kutkut et al. Apr 2003 B1
6630751 Curtis et al. Oct 2003 B2
6737845 Hwang May 2004 B2
6798175 Hanada et al. Sep 2004 B2
6806806 Anthony Oct 2004 B2
6873513 Anthony Mar 2005 B2
6894884 Anthony, Jr. et al. May 2005 B2
7042303 Anthony et al. May 2006 B2
7046529 Chang May 2006 B2
7050284 Anthony May 2006 B2
7113383 Anthony et al. Sep 2006 B2
7141899 Anthony et al. Nov 2006 B2
7274112 Hjort et al. Sep 2007 B2
7355831 Raiser Apr 2008 B2
7423860 Anthony et al. Sep 2008 B2
7427816 Anthony et al. Sep 2008 B2
7443647 Anthony Oct 2008 B2
7528502 Maeda May 2009 B2
7593208 Anthony et al. Sep 2009 B2
7599196 Alexander Oct 2009 B2
7675729 Anthony et al. Mar 2010 B2
7737580 Hjort et al. Jun 2010 B2
7778045 Alexander Aug 2010 B2
7782036 Wong et al. Aug 2010 B1
7855472 Hjort et al. Dec 2010 B2
7949885 Kikuchi et al. May 2011 B2
7982438 Gerber et al. Jul 2011 B2
8000676 Kim et al. Aug 2011 B2
8053927 Hjort et al. Nov 2011 B2
8115457 Balakrishnan et al. Feb 2012 B2
8159092 Luthi et al. Apr 2012 B2
8259475 Shin et al. Sep 2012 B2
8295069 Alexander Oct 2012 B2
8300426 Alexander Oct 2012 B2
8330381 Langovsky Dec 2012 B2
8339192 Busch Dec 2012 B2
8345452 Alexander Jan 2013 B2
8369051 Skatulla Feb 2013 B2
8391033 Alexander Mar 2013 B2
8395910 Alexander Mar 2013 B2
8400800 Alexander Mar 2013 B2
8424769 Kato Apr 2013 B2
8432064 Maeda Apr 2013 B2
8436590 Funaba et al. May 2013 B2
8446051 Luthi et al. May 2013 B2
8461915 Huang et al. Jun 2013 B2
8466668 Cross Jun 2013 B2
8471626 Huang Jun 2013 B2
8493056 Barnett et al. Jul 2013 B2
8576022 Chikando et al. Nov 2013 B2
8593837 Hong Nov 2013 B2
8614596 Trock Dec 2013 B2
8624432 Maeda Jan 2014 B2
8624562 Balakrishnan et al. Jan 2014 B2
8643222 Brinlee et al. Feb 2014 B2
8648631 Latal et al. Feb 2014 B2
8669758 Barnett et al. Mar 2014 B2
8675379 Smolenski et al. Mar 2014 B2
8686694 Funaba et al. Apr 2014 B2
8710804 Ptacek et al. Apr 2014 B2
8710806 Moon et al. Apr 2014 B2
8724277 Baba et al. May 2014 B2
8761631 Shimura Jun 2014 B2
8836289 Flett Sep 2014 B2
8848321 Halberstadt Sep 2014 B2
8860397 Louvel Oct 2014 B2
8873991 Inukai Oct 2014 B2
8880911 Karino et al. Nov 2014 B2
8890630 Hughes Nov 2014 B2
8897037 Lin et al. Nov 2014 B2
8917115 Gonzalez Moreno et al. Dec 2014 B2
8937471 Kobayashi et al. Jan 2015 B2
8953341 Fahlenkamp Feb 2015 B2
8953347 Jin et al. Feb 2015 B2
8988910 Hsu Mar 2015 B2
9048746 Luthi et al. Jun 2015 B2
9059585 Lee et al. Jun 2015 B2
9065340 Balakrishnan et al. Jun 2015 B2
9077248 Brinlee Jul 2015 B2
9136753 Luthi et al. Sep 2015 B2
9148049 Li Sep 2015 B2
9192001 Stepps Nov 2015 B2
9203296 Fauer et al. Dec 2015 B2
9225232 Liu et al. Dec 2015 B2
9246402 Sakurai et al. Jan 2016 B2
9263939 Jin et al. Feb 2016 B2
9270163 Shimura Feb 2016 B2
9274491 Matsumoto Mar 2016 B2
9304478 Hayasaki et al. Apr 2016 B2
9318944 Royak et al. Apr 2016 B2
9329209 Gravati et al. May 2016 B1
9329561 Hayasaki et al. May 2016 B2
9374019 Li et al. Jun 2016 B2
9389263 Sartler et al. Jul 2016 B2
9397553 Jung Jul 2016 B2
9397580 Alexander Jul 2016 B1
9401592 Lee et al. Jul 2016 B2
9419511 Huang et al. Aug 2016 B2
9431845 Xu et al. Aug 2016 B2
9455621 Lund et al. Sep 2016 B2
9473015 Harada Oct 2016 B2
9484798 Kim Nov 2016 B2
9488686 Bhandarkar et al. Nov 2016 B2
9490690 Bhandarkar et al. Nov 2016 B2
9537307 Sagona et al. Jan 2017 B2
9537417 Shiroyama et al. Jan 2017 B2
9537418 Hsu et al. Jan 2017 B2
9543842 Jovcic Jan 2017 B2
9559527 Jeong Jan 2017 B2
9590513 Fahlenkamp Mar 2017 B2
9638726 Deokar May 2017 B2
9664714 Chen et al. May 2017 B2
9667080 Ishii et al. May 2017 B2
9715204 Kim Jul 2017 B2
9735665 Balakrishnan et al. Aug 2017 B2
9735696 Bhandarkar et al. Aug 2017 B2
20010022510 Okamura et al. Sep 2001 A1
20010028571 Hanada et al. Oct 2001 A1
20050248968 Chang Nov 2005 A1
20070096564 Maeda May 2007 A1
20070252664 Saitoh et al. Nov 2007 A1
20080013351 Alexander Jan 2008 A1
20080018261 Kastner Jan 2008 A1
20080116902 Kim et al. May 2008 A1
20080136376 Nebrigic et al. Jun 2008 A1
20080246459 Ingman Oct 2008 A1
20090051331 Gerber et al. Feb 2009 A1
20090196079 Nathan Aug 2009 A1
20090260668 Maeda Oct 2009 A1
20090302816 Kunimatsu Dec 2009 A1
20100008117 Luthi et al. Jan 2010 A1
20100033882 Skatulla Feb 2010 A1
20100166449 Hong Jul 2010 A1
20100225170 Hjort et al. Sep 2010 A1
20100308655 Wachi et al. Dec 2010 A1
20100309694 Huang et al. Dec 2010 A1
20100321104 Busch Dec 2010 A1
20100321964 Brinlee et al. Dec 2010 A1
20110025278 Balakrishnan et al. Feb 2011 A1
20110101775 Busch May 2011 A1
20110128087 Chikando et al. Jun 2011 A1
20110176341 Huang Jul 2011 A1
20110227415 Hjort et al. Sep 2011 A1
20110279108 Barnett et al. Nov 2011 A1
20110279163 Barnett et al. Nov 2011 A1
20110280053 Halberstadt Nov 2011 A1
20110310519 Baba et al. Dec 2011 A1
20120014151 Alexander Jan 2012 A1
20120020131 Chan et al. Jan 2012 A1
20120044723 Lin et al. Feb 2012 A1
20120051100 Alexander Mar 2012 A1
20120080947 Karino et al. Apr 2012 A1
20120105016 Moon et al. May 2012 A1
20120105018 Balakrishnan et al. May 2012 A1
20120112564 Wu et al. May 2012 A1
20120134185 Shin et al. May 2012 A1
20120188794 Chang et al. Jul 2012 A1
20120207505 Kobayashi et al. Aug 2012 A1
20120287684 Fahlenkamp Nov 2012 A1
20120294048 Brinlee Nov 2012 A1
20120319501 Luthi et al. Dec 2012 A1
20130027087 Latal et al. Jan 2013 A1
20130027999 Ptacek et al. Jan 2013 A1
20130033236 Li et al. Feb 2013 A1
20130039103 Smolenski et al. Feb 2013 A1
20130049706 Huang et al. Feb 2013 A1
20130057231 Luthi et al. Mar 2013 A1
20130076315 Liu et al. Mar 2013 A1
20130077364 Urienza et al. Mar 2013 A1
20130114313 Jung May 2013 A1
20130129373 Inukai May 2013 A1
20130147440 Shiroyama et al. Jun 2013 A1
20130148998 Shimura Jun 2013 A1
20130162235 Harada Jun 2013 A1
20130170261 Lee et al. Jul 2013 A1
20130188401 Jin et al. Jul 2013 A1
20130188405 Jin et al. Jul 2013 A1
20130193910 Kitamine Aug 2013 A1
20130195497 Shimura Aug 2013 A1
20130221895 Kanda et al. Aug 2013 A1
20130234519 Maeda Sep 2013 A1
20130235627 Huang et al. Sep 2013 A1
20130242626 Li Sep 2013 A1
20130271184 Gonzalez Moreno et al. Oct 2013 A1
20130300387 Louvel Nov 2013 A1
20130335038 Lee et al. Dec 2013 A1
20140029320 Alexander Jan 2014 A1
20140036561 Sakurai et al. Feb 2014 A1
20140062421 Jeong Mar 2014 A1
20140097788 Kim et al. Apr 2014 A1
20140097803 Balakrishnan et al. Apr 2014 A1
20140152243 Xu et al. Jun 2014 A1
20140159661 Weissenborn et al. Jun 2014 A1
20140169047 Hsu Jun 2014 A1
20140184145 Degen et al. Jul 2014 A1
20140198534 Jovcic Jul 2014 A1
20140239712 Yoon et al. Aug 2014 A1
20140239899 Tsai Aug 2014 A1
20140254210 Hayasaki et al. Sep 2014 A1
20140266507 Fauer et al. Sep 2014 A1
20140307486 Huang et al. Oct 2014 A1
20150022162 Kim Jan 2015 A1
20150049520 Xu et al. Feb 2015 A1
20150062974 Lund et al. Mar 2015 A1
20150102800 Deokar Apr 2015 A1
20150109834 Hsu Apr 2015 A1
20150117075 Matsumoto Apr 2015 A1
20150138847 Fahlenkamp May 2015 A1
20150146331 Lee et al. May 2015 A1
20150180324 Hsu et al. Jun 2015 A1
20150180349 Hayasaki et al. Jun 2015 A1
20150233979 Barrenscheen et al. Aug 2015 A1
20150241503 Bhandarkar et al. Aug 2015 A1
20150256059 Balakrishnan et al. Sep 2015 A1
20150263542 Sato et al. Sep 2015 A1
20150263600 Bhandarkar et al. Sep 2015 A1
20150297046 Roth Oct 2015 A1
20150340890 Yao et al. Nov 2015 A1
20150355259 Sartler et al. Dec 2015 A1
20150357857 Flock et al. Dec 2015 A1
20160006341 Mao et al. Jan 2016 A1
20160036249 Saji Feb 2016 A1
20160129795 Chizuwa May 2016 A1
20160164428 Chen et al. Jun 2016 A1
20160241135 Zhao et al. Aug 2016 A1
20160329727 Li et al. Nov 2016 A1
20170012543 Lund et al. Jan 2017 A1
20170019016 Huang et al. Jan 2017 A9
20170149343 Bhandarkar et al. May 2017 A1
Non-Patent Literature Citations (1)
Entry
Gravati et al., “Peak Voltage Detector and Related Method of Generating an Envelope Voltage,” U.S. Appl. No. 14/510,925, filed Oct. 9, 2014, 35 pages.
Related Publications (1)
Number Date Country
20190369146 A1 Dec 2019 US
Continuations (1)
Number Date Country
Parent 14838125 Aug 2015 US
Child 16443439 US