Claims
- 1. In an integrated circuit chip in a package with a plurality of external conductive pins connected to various nodes within said circuit, a first plurality of said pins being designated to be connected to a system bus, at least one other pin being designated to receive a system reset signal, at least one other pin being designated to receive a chip selection signal placed in time after said reset signal, and at least one other pin being designated to receive a write strobe signal placed in time after said chip selection signal, said circuit chip comprising:
- means including a control register for loading a digital signal existing on said first plurality of said pins into said register in response to said register receiving enabling and latching signals, said latching signal placed in time after or simultaneously with said enabling signal,
- means responsive to receipt of both of said reset and chip selection signals for applying said enabling signal to said register means,
- means responsive to receipt of said write strobe signal for applying said latching signal to said register means and for disabling said enabling signal applying means a short time later, thereby to disable loading of the register until another reset signal is received;
- an analog circuit generating a pulse of a measured time duration in order to provide a timed delay to other circuits on said chip;
- means connected to said analog circuit for setting the duration of said pulse;
- wherein said analog circuit includes a one-shot monostable multivibrator having permanently connected resistance and capacitance circuit elements that determine the duration of its pulse, and wherein said pulse duration setting means includes a plurality of additional capacitance elements and switching logic means, said pulse duration setting means responsive to one or more bits of the digital signal loaded in said control register for controlling the switching logic for selectively connecting said additional capacitance elements with the permanently connected capacitance element of said multivibrator circuit, thereby controlling the total effective capacitance of said multivibrator circuit.
- 2. A packaged integrated circuit chip, comprising:
- a control register,
- means for loading said control register from outside the packaged chip,
- an analog circuit arranged to provide a pulse of a measured time duration, and
- means receiving said pulse for providing a timed delay to other circuits on said chip,
- wherein said analog circuit includes a one-shot monostable multivibrator having permanently connected resistance and capacitance circuit elements that determine the duration of its pulse, and wherein said pulse duration setting means includes a plurality of additional capacitance elements and switching logic means, said pulse duration setting means responsive to one or more bits within said control register for selectively connecting said additional capacitance elements with the permanently connected capacitance element of said multivibrator circuit, thereby controlling the total effective capacitance of said multivibrator circuit.
Parent Case Info
This is a division of application Ser. No. 07/181,742, filed Apr. 14, 1988.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
181742 |
Apr 1988 |
|