Number | Date | Country | Kind |
---|---|---|---|
5-058086 | Feb 1993 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4377849 | Finger et al. | Mar 1983 | |
4656603 | Dunn | Apr 1987 | |
4701860 | Mader | Oct 1987 | |
5231590 | Kumar et al. | Jul 1993 | |
5377122 | Werner et al. | Dec 1994 | |
5438524 | Komoda | Aug 1995 |
Entry |
---|
ACM/IEEE 18th Design Automation Conference Proceedings, 1981, Chiyoji Tanaka, et al., "An Integrated Computer Aided Design System For Gate Array Masterslices: Part 1. Logic Reorganization System Lores-2", pp. 59-65. |
A Cell Placement Procedure that Utilizes Circuit Structure Properties, IEEE 1993. |
Integrated Placement for Mixed Macro Cell and Standard Cell Designs, IEEE 1990. |
Finding Optimal Module Orientations in Macro Cell Placement, IEEE 1991. |