This invention relates to the field of signal processing, and in particular to a multi-mode differential termination circuit.
LVDS and LVPECL are industry standards for differential high-speed signal interconnection on printed circuit boards. Each has its own specifications for termination at the receiver.
The Low Voltage Differential Signalling (LVDS) standard is defined in the document ANSI/TIA/EIA-644-A.
Low Voltage Positive Emitter Coupled Logic (LVPECL) is a de facto industry standard developed by Motorola and derived from earlier signaling schemes ECL and PECL.
An integrated circuit receiver device may embed differential signal terminations within its circuitry for the purpose of providing a more highly integrated, flexible and efficient circuit solution to the user.
LVDS is a differential signaling scheme in which each side of the output differential pair alternates as the source and the sink of current to the output. Its operating differential current ranges from 2.5 mA to 4.5 mA, which translates into a differential voltage swing of 250 mV to 450 mV when a transmission line pair is end-terminated differentially with a 100 ohm resistor as shown in
The LVPECL output structure is characterized by a pair of bipolar transistor open emitters, which alternately switch between on and off states. In order for current to flow from the emitters to ground, external circuit pathways must be provided. At the receiver, the required differential voltage swing is 1.1V, with a DC bias of Vdd-1.3V.
It will be appreciated that these termination circuits are significantly different, yet it would be desirable to provide an on-chip termination circuit solution, where a single integrated circuit is able to cope with both types of signal.
U.S. Pat. No. 6,362,644 discloses a programmable termination circuit, which requires the application of external bias voltages.
Embodiments of the present invention provide a circuit for terminating both LVDS and PECL signals within the same integrated receiver interface of a CMOS device.
According to one aspect of the present invention there is provided a multi-mode differential termination circuit, comprising a pair of differential input terminals for receiving external differential signals; a pair of series-connected load elements coupled between said differential input terminals; an analog interface terminal coupled a common junction point of said load elements; a bias circuit coupled to the common junction point of said load elements for selectively applying a bias voltage thereto in response to a digital control signal; and a control input for receiving the digital control signal to activate the bias circuit.
The circuit can be programmed to operate in various modes by selecting the condition of the analog and digital inputs: DC coupled PECL mode, AC coupled PECL mode, DC coupled LVDS mode, and AC coupled LVDS mode.
The termination circuit may be implemented in a CMOS process, which satisfies the signal termination (DC bias and impedance match) requirements of both VDS and PECL.
An advantage of this application of CMOS technology is that logic is used to enable and disable analog parts of the circuit without introducing current leakage in the ‘off’ state.
The applicability of the design may be adapted to other signaling standards as well, so long as the input signal voltage range does not exceed the limits of the connected receiver pads.
According to another aspect of the invention there is provided a method of terminating a differential signal, comprising applying the differential signal to a pair of differential input terminals having a pair of series-connected load elements coupled between said them; and determining the mode of operation by setting an analog condition of an analog interface terminal coupled a common junction point of said load elements and a digital condition of a control input for activating a bias circuit coupled to the common junction point of said load elements.
The invention will now be described in more detail, by way of example only, with reference to the accompanying drawings, in which:—
The circuit terminates 50 ohm differential external signal lines 1a, 1b, which are connected to input pads 3a, 3b. A pair of 50 ohm load resistors 2a, 2b are connected in series between the inputs pads 3a, 3b to terminate the signal lines 1a, 1b. The common junction point of the resistors 2a, 2b is connected through a 25 ohm resistor 8 to analog input terminal 4, designated Vt.
An internal bias circuit comprises a pair of 1 Kohm resistors 5a, 5b configured as a voltage divider and connected to the supply rails VDD and GND by respective CMOS transistors 6a, 6b. Transistor 6a in this example is an NMOS transistor and transistor 6b is a PMOS transistor.
The gates of the transistors 6a, 6b are coupled to control pin 7, in the case of transistor 6a through buffer amplifier 9. In the default configuration, this is low, so the CMOS transistors 6a, 6b are off. An internal pull down resistor (not shown) allows the Control pin to default to its low state. The pair of 1 k ohm resistors 5a, 5b appear as an open circuit to the terminated clock signal.
When the control pin is held high, or at a digital 1 level, the transistors 6a, 6b are turned on, and a voltage equal to VDD/2 is applied to the junction point of transistors 2a, 2b via 25 ohm coupling resistor 7, which has little effect on the voltage applied.
It will be noted that the bias resistors 6a, 6b are at least an order of magnitude greater in value than the load resistors 2a, 2b, which terminate the signal lines.
The described circuit provides a 100 ohm differential termination in CMOS with optional connection to an internal biasing circuit an/or an external biasing/parallel termination circuit.
The analog interface pin 7 Vt allows the 100 ohm internal differential termination to be connected to a voltage reference (bias) and reconfigured as 50 ohms single ended to ground.
The differential clock input is assumed to be routed using 100 ohm differential traces and connects to input pads 3a, 3b Clk+ and Clk−. A hardwired differential termination of 100 (50+50) ohms is the basic impedance matched configuration. DC biasing of the termination is applied, if required, by the optional connection of pin Vt to an external DC voltage source (ie GND), or enabling an internal VDD/2 bias point via a logical pin named Control.
When Control is held in the high (“1”) state, the PMOS and NMOS transistor pair turn on, forming connections to GND and VDD respectively. The junction of the 1K ohm resistor pair becomes biased to VDD/2 in this state.
Two input pads 3a, 3b are the connection points to the device's differential receiver input structure (not shown). The receiver parameters are such that it operates with differential and common mode voltages as adapted by the termination.
Various possible termination applications are shown in
This model can be extended to other variants of PECL and ECL signal interconnection.
It will thus be appreciated that embodiments of the invention provide a termination circuit that may be used both in LVPECL and LVDS modes merely by applying a suitable digital control signal to the control pin 7 and an appropriate analog condition, i.e. a voltage, ground or floating, to the analog pin 4. The bias is generated internally. It would also be possible to put a single CMOS switch upstream of the 25 ohm resistor 8, but of course such a configuration would have the disadvantage that the voltage divider of the bias circuit was wasting energy when it was not in use.
Number | Date | Country | Kind |
---|---|---|---|
1020997.1 | Dec 2010 | GB | national |
Number | Name | Date | Kind |
---|---|---|---|
5955911 | Drost et al. | Sep 1999 | A |
6362644 | Jeffery et al. | Mar 2002 | B1 |
6448815 | Talbot et al. | Sep 2002 | B1 |
6670828 | Ramaswamy | Dec 2003 | B2 |
6856169 | Frans et al. | Feb 2005 | B2 |
6864704 | Wong et al. | Mar 2005 | B1 |
6924659 | Andrews et al. | Aug 2005 | B1 |
6972588 | Wong et al. | Dec 2005 | B1 |
7162375 | Van Epps et al. | Jan 2007 | B2 |
7164995 | Pollock et al. | Jan 2007 | B2 |
7262630 | Andrews et al. | Aug 2007 | B1 |
7280590 | Boecker et al. | Oct 2007 | B1 |
7315182 | Payne et al. | Jan 2008 | B2 |
7843212 | Tanaka | Nov 2010 | B2 |
8072235 | Nguyen | Dec 2011 | B2 |
20020130680 | Meyer et al. | Sep 2002 | A1 |
20080240739 | Tanaka | Oct 2008 | A1 |
20080284465 | Kao | Nov 2008 | A1 |
Number | Date | Country |
---|---|---|
2471542 | Jan 2011 | GB |
Number | Date | Country | |
---|---|---|---|
20120146689 A1 | Jun 2012 | US |