Sakurai et al., "Alpha-Power Law MOSFET Model and its Applications to CMOS Inverter Delay and Other Formulas", IEEE Journal of Solid-State Circuits, vol. 25, No.2, pp. 584-594, Apr. 1990. |
Lin et al., "An Optimized Output Stage for MOS Integrated Circuits", IEEE Journal of Solid-State Circuits, vol. SC-10, No. 2 pp. 106-109, Apr. 1975. |
Hedenstierna et al., "CMOS Circuit Speed and Buffer Optimization", IEEE Transactions on Computer Aided Design, vol. CAD-6, No. 2, pp. 270-281, Mar. 1987. |
Li et al., "CMOS Tapered Buffer", IEEE Journal of Solid-State Circuits, vol. 25, No. 4, pp. 1005-1008, Aug. 1990. |
Dhar et al. "Optimum Buffer Circuits for Driving Long Uniform Lines", IEEE Journal of Solid-State Circuits, vol. 26, No. 1, pp. 32-40, Jan. 1991. |
Cherkauer et al. "A Unified Design Methodology for CMOS Tapered Buffers", IEEE Transactions on VLSI Systems, vol. VLSI-3, No. 1, pp. 99-111, Mar. 1995. |
Cherkauer et al., "Design of Tapered Buffers with Local Interconnect Capacitance", IEEE Journal of Solid-State Circuits, vol. 30, No. 2, pp. 151-155, Feb. 1995. |
Hodges et al., "Analysis and Design of Digital Integrated Circuits", Chpt. 3, pp. 56-65, McGraw-Hill, Inc. 1988. |
Rabaey, Jan M., "Digital Integrated Circuits", Prentice Hall, pp. 39-461. |
Huang et al, "Feedback-Controlled Split-Path CMOS Buffer", IEEE International Symposium on Circuits and Systems, vol. 4, pp.300-303, 1996. |
Bowhill et al., "Circuit Implementation of a 300MHz 64-bit Second-generation CMOS Alpha CPU." Digital Technical Journal, vol. 7, No. 1, pp. 100-118, 1995. |