Claims
- 1. A vertically stacked electrically programmable digital computer comprised of:
- a first storage means in a semiconductor substrate for storing data signals, and a second storage means in said substrate for storing control signals;
- an insulating layer on top of said first and second storage means and said substrate;
- a memory means on top of said insulating layer containing a plurality of addressable memory cells, each cell including a resistive means that irreversibly switches from a high resistance state to a low resistance state upon the passage of a current through the cell in excess of a certain threshold level;
- said resistive means consisting essentially of a nonferrous, nonmetallic single element semiconductor material having a small grain size relative to that of polycrystalline silicon which has been heated above 600.degree. C.;
- said memory means further including an addressing means coupled through said insulating layer to said first and second storage means for simultaneously receiving said data signals and control signals as an address for said cells;
- said data signals in said address representing operands, said control signals in said address representing an operation, and said resistance states of said cells at said address being programmed to represent the result of said operation on said operands.
- 2. A computer according to claim 1 wherein said resistive means contains less than 10.sup.17 dopant atoms/cm.sup.3 for said single element semiconductor material.
- 3. A computer according to claim 2 wherein said single element semiconductor material is selected from the group consisting of Si, Ge, C, and .alpha.-Sn.
- 4. A computer according to claim 3 wherein each of said memory cells further includes a diode on said insulating layer in series with said resistive means.
- 5. A computer according to claim 4 wherein said cells of said memory means are disposed on said insulating layer as a plurality of arrays, and wherein said addressing means includes means for addressing a cell in every array simultaneously.
- 6. A computer according to claim 5 wherein said addressing means includes a plurality of metal lines and a plurality of semiconductor lines which cross each other, and wherein said resistive means of each cell lies between the crossings.
- 7. A computer according to claim 1 wherein said resistive means consists essentially of a single element semiconductor material as selected from the group consisting of Si, Ge, C, and .alpha.-Sn.
- 8. A computer according to claim 1 wherein each of said memory cells further includes a diode on said insulating layer in series with said resistive means.
- 9. A computer according to claim 1 wherein said cells of said memory means are disposed on said insulating layer as a plurality of arrays, and wherein said addressing means includes means for addressing a cell in every array simultaneously.
- 10. A computer according to claim 1 wherein said means for coupling includes a plurality of metal lines and a plurality of semiconductor lines which cross each other, and wherein said resistive means of each cell lies between the crossings.
- 11. A vertically stacked electrically programmable digital computer comprised of:
- a first storage mans in a semiconductor substrate for storing data signals, and a second storage means in said substrate for storing control signals;
- an insulating layer on top of said first and second storage means and said substrate:
- a memory means on top of said insulating layer containing a plurality of addressable memory cells, with each cell consisting essentially of nonferrous, nonmetallic single element semiconductor material that irreversibly switches from a high resistance state to a low resistance state upon the passage of a threshold current through the cell;
- said memory means further including an addressing means coupled through said insulating layer to said first and second storage means for simultaneously receiving said data signals and control signals as an address for said cells;
- said data signals in said address representing operands, said control signals in said address representing an operation, and said resistance states of said cells at said address being programmed to represent the result of said operation on said operands; and
- said semiconductor material being silicon with crystalline grains of a predetermined small size such that said threshold current for programming said cells is in the microamp range.
Parent Case Info
This is a continuation of application Ser. No. 237,427, filed Feb. 23, 1981, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
237427 |
Feb 1981 |
|