The present invention is related to bit stream encoding techniques and, more particularly, to techniques for direct synthesis of RF signals using maximum likelihood bit stream encoding.
Communication signals are transmitted at a desired frequency obtained by multiplying the original information carrying base band signal by a carrier frequency. In a Radio Frequency (RF) transmitter, for example, the desired RF frequency is typically obtained from the information carrying digital base band signal by converting the digital signal to an analog signal, and then mixing the analog signal with an RF carrier frequency signal using one or more mixers.
A number of direct synthesis techniques have been proposed or suggested for directly synthesizing RF signals from the information carrying digital base band signal. For example, International Patent Application Serial No. PCT/US09/38929, filed Mar. 31, 2009, entitled “Methods and Apparatus for Direct Synthesis of RF Signals Using Delta-Sigma Modulator,” discloses techniques for direct synthesis of RF signals using a delta-sigma modulator.
For high precision digital to analog conversion, when large oversampling is possible (e.g., audio or wireless baseband applications where the signal bandwidth is relatively low and oversampling of 10-1000 times is possible), such delta-sigma modulators have been successfully used to achieve high accuracy digital to analog conversion while using a one bit quantizer, a modulator (noise shaper) followed by an analog filter. The feedback paths of such delta-sigma modulators, however, are difficult to implement at higher sampling frequencies (e.g., 1 GHz and above). Due to the existence of a non-linear quantizer, the algorithm is difficult to parallelize and hence implement at lower clock frequencies. In addition, the input signal is typically limited to a fraction of the reference voltage, to ensure stability of the modulator (e.g., the technique is not very power efficient). Furthermore, high oversampling ratios (100 or more) are needed for higher resolutions.
A need therefore exists for improved methods and apparatus for direct synthesis of RF signals at higher sampling frequencies. A further need exists for stable modulators for direct synthesis of RF signals where the oversampling ratio is reduced and offers improved noise performance relative to delta-sigma modulators and that can be implemented at higher frequencies (hundreds of megahertz to several gigahertz). For example, GSM signals in many countries are centered around 800 MHz and WCDMA signals are centered around 2.1 GHz (base station transmitter).
Generally, methods and apparatus are provided for direct synthesis of RF signals using maximum likelihood sequence estimation. According to one aspect of the invention, an RF digital RF input signal is synthesized by performing maximum likelihood sequence estimation on the digital RF input signal to produce a digital stream, such that after filtering by a prototype filter the produced digital stream produces a substantially minimum error. The substantially minimum error comprises a difference between a digital output of the prototype filter and the digital RF input signal. The digital stream is substantially equal to the input digital RF signal. The maximum likelihood sequence estimation comprises, for example. Viterbi decoding, Reduced State Sequence Estimation and/or an M algorithm.
According to another aspect of the invention, the digital stream is applied to an analog restitution filter. An output of the analog restitution filter comprises an analog RF signal that approximates the digital RF input signal. In various embodiments, the analog restitution filter comprises, for example, a passive filter, a resistive-inductive-capacitive (R-L-C) circuit and/or a transmission line.
The prototype filter can have a frequency response that is similar to the restitution filter. In various embodiments, the prototype filter comprises a finite impulse response filter or an infinite impulse response filter. For example, the prototype filter can be a passband filter and the digital RF input signal is a baseband signal modulated to an RF frequency in digital domain. Alternatively, the prototype filter can be a baseband filter and the digital RF input signal is a baseband signal.
A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.
Aspects of the present invention provide direct digital synthesis of signals using maximum likelihood bit-stream encoding. According to one aspect of the invention, an encoder is provided based on maximum likelihood encoding (e.g., Viterbi or M Algorithm). The exemplary maximum likelihood bit-stream encoder produces a substantially optimum sequence of digital stream data (binary ones and zeroes) such that after analog filtering the resulting analog waveform is (nearly) equal to a desired signal. In this manner, a digital signal is approximated by finding a substantially optimum bit (or multi-level) sequence such that after filtering the resulting analog RF signal is nearly equal to the digital version of the input signal.
Delta-Sigma Modulation
The input value, u, to the one bit quantizer 210 is compared to the quantized output value, q, by an adder 230 that generates a quantization error, e. The quantization error, e, is processed by the error predictive filter 220 to generate an error prediction value, e1, that is stored in a register 240 for one clock cycle and then subtracted from the input signal, r, by an adder 250 that generates the error-compensated input value, u. Generally, error predictive filters 220 employ some knowledge of the input signal to filter the signal, in a known manner. For example, if the error is known to be slowly varying, the error predictive filter 220 can use the same value for subsequent samples.
Generally, the output of the one bit quantizer 210 provides a coarse approximation of the input signal. The input signal, r, may be, for example, a 16 bit digital value, and the one bit quantization performed by the quantizer 210 (e.g., the quantization can be based on the polarity of the input signal) for a coarse analog conversion. The quantization noise, e, associated with the one bit quantizer 210 is primarily out-of-band. As previously indicated, the one bit quantization performed by the quantizer 210 is inherently linear.
In the exemplary embodiment described herein, the quantization error, e(n), is assumed to be uncorrelated to the input, r(n). Thus, the power spectral density, Sq,q, of the quantizer output, q(t), can be expressed a function of the frequency, f, as follows:
Sq,q(f)=Sr,r(f)+(1−H(z))2Sc,c(f) (1)
where r is the input signal and
The error predictive filter 220 provides zeroes at desired frequencies of f1, f2, . . . fN, and provides poles at substantially the same frequencies as the zeroes, with the poles having magnitude values, αi, less than one. It is noted that the placement of the poles and zeros may be fixed or variable and may be optimized for a given implementation, as would be apparent to a person of ordinary skill in the art.
Direct Synthesis Using Maximum Likelihood Bit-Stream Encoding
As discussed further below in conjunction with
The digital stream b can be, for example, a two-level binary signal, a multi-level signal, as well as one or more of NRZ, PAM, QAM (e.g., QPSK) signals.
As shown in
Aspects of the present invention recognize that maximum likelihood sequence estimation (MLSE) techniques can be applied to data conversion and encoding, and not just the more typical data decoding.
Generally, the h(t) prototype filter 520 has a passband that is substantially centered around the frequency of the digital input signal x. The h(t) prototype filter 520 can be implemented, for example, as a finite impulse response (FIR) or an infinite impulse response (IIR) filter.
At stage 510, the maximum likelihood bit-stream encoder 500 finds the maximum likelihood bit stream (bit stream b) that minimizes the error e using maximum likelihood sequence estimation (MLSE) techniques. The MSLE techniques comprise, for example, one or more of a Viterbi algorithm, Reduced State Sequence Estimation (RSSE) and an M algorithm (to reduce number of states of the decoder which can be large). If the number of taps is Ntaps, the number of states of decoder is 2Ntaps grows exponentially with number of taps and may not be practical. For a discussion of the M algorithm, see, for example, E. F. Haratsch, “High-Speed VLSI Implementation of Reduced Complexity Sequence Estimation Algorithms With Application to Gigabit Ethernet 1000 BaseT,” Int'l Symposium on VLSI Technology, Systems, and Applications, Taipei (June 1999), each incorporated by reference herein.
The analog restitution filter 410 is designed based on the characteristics of the input signal x and the prototype filter 520 has a frequency response that is similar to the restitution filter 410.
The MLSE optionally incorporates in its decoding the non-linear memory of an RF power amplifier (Class S switching-type amplifier) or digital driver analog circuit (e.g., the transmit circuit of a serializer-deserializer (SerDes) commonly used in digital or mixed signal System on a Chip (SOC)) to compensate for the non-linearity of these devices. The System on a to Chip may comprise, for example, a baseband signal processor, a digital front end (DFE) or a single chip base station.
As shown in
In a further variation, a maximum likelihood encoder can also be used as an analog to digital converter, where the input signal is an analog signal instead of a digital signal, the prototype filter is analog, the restitution filter is digital and the maximum likelihood decoder is implemented in the analog domain.
Conclusion
While exemplary embodiments of the present invention have been described with respect to digital logic blocks, as would be apparent to one skilled in the art, various functions may be implemented in the digital domain as processing steps in a software program, in hardware by circuit elements or state machines, or in combination of both software and hardware. Such software may be employed in, for example, a digital signal processor, application specific integrated circuit or micro-controller. Such hardware and software may be embodied within circuits implemented within an integrated circuit.
Thus, the functions of the present invention can be embodied in the form of methods and apparatuses for practicing those methods. One or more aspects of the present invention can be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, wherein, when the program code is loaded into and executed by a machine, such as a processor, the machine becomes an apparatus for practicing the invention. When implemented on a general-purpose processor, the program code segments combine with the processor to provide a device that operates analogously to specific logic circuits. The invention can also be implemented in one or more of an integrated circuit, a digital signal processor, a microprocessor, and a micro-controller.
It is to be understood that the embodiments and variations shown and described herein are merely illustrative of the principles of this invention and that various modifications may be implemented by those skilled in the art without departing from the scope and spirit of the invention.
The present application claims priority to U.S. Patent Provisional Application Ser. No. 61/552,242, filed Oct. 27, 2011, entitled “Software Digital Front End (SoftDFE) Signal Processing and Digital Radio,” incorporated by reference herein. The present application is related to International Patent Application Serial No. PCT/US09/38929, filed Mar. 31, 2009, entitled “Methods and Apparatus for Direct Synthesis of RF Signals Using Delta-Sigma Modulator,” incorporated by reference herein.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2012/062175 | 10/26/2012 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2013/063434 | 5/2/2013 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5706314 | Davis et al. | Jan 1998 | A |
5949831 | Coker et al. | Sep 1999 | A |
6158027 | Bush et al. | Dec 2000 | A |
6580768 | Jaquette | Jun 2003 | B1 |
6625235 | Coker et al. | Sep 2003 | B1 |
6643814 | Cideciyan et al. | Nov 2003 | B1 |
6987953 | Morris | Jan 2006 | B2 |
7477634 | McKown | Jan 2009 | B1 |
20010050926 | Kumar | Dec 2001 | A1 |
20020057735 | Piirainen | May 2002 | A1 |
20030152165 | Kondo et al. | Aug 2003 | A1 |
20030223505 | Verbin et al. | Dec 2003 | A1 |
20050036575 | Kuchi et al. | Feb 2005 | A1 |
20060029149 | Kim et al. | Feb 2006 | A1 |
20060109938 | Challa et al. | May 2006 | A1 |
20070189402 | Yang | Aug 2007 | A1 |
20080019422 | Smith et al. | Jan 2008 | A1 |
20080027720 | Kondo et al. | Jan 2008 | A1 |
20080316076 | Dent et al. | Dec 2008 | A1 |
20090116576 | Dowling | May 2009 | A1 |
20090164542 | Wu et al. | Jun 2009 | A1 |
20090225899 | Dent | Sep 2009 | A1 |
20100158051 | Hadzic et al. | Jun 2010 | A1 |
20100273427 | Mergen et al. | Oct 2010 | A1 |
20100316112 | Huang et al. | Dec 2010 | A1 |
20110007907 | Park et al. | Jan 2011 | A1 |
20110019724 | Agazzi | Jan 2011 | A1 |
20110096824 | Agazzi et al. | Apr 2011 | A1 |
20120087406 | Lim et al. | Apr 2012 | A1 |
20120106614 | Kim et al. | May 2012 | A1 |
20120188994 | Palanki et al. | Jul 2012 | A1 |
20140016626 | Dai et al. | Jan 2014 | A1 |
20140086367 | Azadet et al. | Mar 2014 | A1 |
Number | Date | Country |
---|---|---|
H11112245 | Apr 1999 | JP |
2000049613 | Feb 2000 | JP |
2009531924 | Sep 2009 | JP |
Entry |
---|
Gopalan et al. An Optimization Approach to Single-Bit Quantization, IEEE Transactions on Circuits and Systems—I: Regular Papers, vol. 56, No. 12, Dec. 2009, pp. 2655-2668. |
Venkataraman et al. An All-Digital Transmitter with a 1-Bit DAC, IEEE Transactions on Communications, vol. 55, No. 10, Oct. 2007, pp. 1951-1962. |
Gopalan et al., “On an Optimum Algorithm for Waveform Synthesis and its Applications to Digital Transmitters,” IEEE communications Society, 2005 Wireless Communication and Networking Conference, pp. 1108-1113, Mar. 13-17, 2005, New Orleans, LA, US. |
Supplemental European Search Report and Opinion dated Jun. 18, 2015, for EP 12842850. |
Non-Final Office Action for Japanese Patent Application No. 2014-539055 mailed Mar. 15, 2016, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20140064417 A1 | Mar 2014 | US |
Number | Date | Country | |
---|---|---|---|
61552242 | Oct 2011 | US |