This application claims priority to and the benefit of Korean Patent Application No. 10-2017-0169660, filed on Dec. 11, 2017, the content of which is hereby incorporated by reference in its entirety.
The present disclosure herein relates to a display device, and more particularly, to a display device capable of gray scale expansion.
Humans are known to be able to recognize a wide luminance dynamic range of about 10−4 to 109 nit (cd/m2) in a natural environment, and there is a growing interest in high dynamic range (HDR) technologies that take such a cognitive characteristic into account.
However, a luminance dynamic range that an existing display device can display is considerably narrower than that of HDR image content. For example, a peak luminance specification of HDR images is currently 10,000 nit, but peak luminance that a current display device is capable of displaying is about 1,000 nit.
Accordingly, in order to display HDR image content having a wider luminance range than a display device can display, a display device should utilize an image processing algorithm for converting the HDR image content in accordance with a narrow luminance range of the display device, that is, a gamma characteristic.
Meanwhile, a data driver converts a digital image signal into analog gray scale voltages so as to drive data lines. The range of gray scale voltages that can be displayed is limited by the limitation of the number of bits of a digital image signal processed in the data driver.
The present disclosure provides a display device capable of gray scale expansion.
An embodiment of the inventive concept provides a display device including: a display panel having a plurality of pixels respectively connected to a plurality of gate lines and a plurality of data lines; a gate driver to drive the plurality of gate lines; a data driver to drive the plurality of data lines; a voltage generator to generate at least one driving voltage to be provided to the data driver; and a driving controller to provide a second image signal and a reference gamma selection signal to the data driver, and to control the gate driver, in response to a first image signal and a control signal. The driving controller may output a voltage control signal for changing a voltage level of the at least one driving voltage, and the reference gamma selection signal, based on metadata included in the first image signal. The data driver may receive the reference gamma selection signal and the at least one driving voltage to provide data voltage signals corresponding to the second image signal to the plurality of data lines.
In an embodiment, the driving controller may include: a metadata analysis circuit to analyze the metadata to obtain a maximum luminance signal and a minimum luminance signal; a bit expansion circuit to convert the first image signal into an expanded image signal between a maximum gray scale corresponding to the maximum luminance signal and a minimum gray scale corresponding to the minimum luminance signal; and a gamma correction circuit to convert the expanded image signal into the second image signal.
In an embodiment, the gamma correction circuit may output the voltage control signal and the reference gamma selection signal in response to the maximum luminance signal and the minimum luminance signal.
In an embodiment, the voltage generator may generate a first driving voltage and a second driving voltage in response to the voltage control signal.
In an embodiment, the second driving voltage may have a lower voltage level than the first driving voltage.
In an embodiment, a voltage level of the first driving voltage may be determined depending on the maximum luminance signal, and a voltage level of the second driving voltage may be determined depending on the minimum luminance signal.
In an embodiment, the data driver may include: a resistor string to generate a plurality of gamma voltages between the first driving voltage and the second driving voltage; a reference voltage selection circuit to select some of the plurality of gamma voltages in response to the reference gamma selection signal, and to output the selected gamma voltages as a plurality of reference gamma voltages; a second voltage generator to generate a plurality of voltages based on the plurality of reference gamma voltages; and a decoder to output voltages, of the plurality of voltages, corresponding to the second image signal as gray scale voltages. The gray scale voltages may be respectively provided to the plurality of data lines as the data voltage signals.
In an embodiment, the reference voltage selection circuit may include a plurality of selectors each of which receives the plurality of gamma voltages, and outputs one of the plurality of gamma voltages as a reference gamma voltage in response to the reference gamma selection signal.
In an embodiment, the resistor string may include a plurality of resistors sequentially connected in series between the first driving voltage and the second driving voltage, and output voltages of connecting nodes between the plurality of resistors as the plurality of gamma voltages.
In an embodiment, the data driver may include: a shift register to output latch clock signals in synchronization with a clock signal; a latch circuit to latch the second image signal in synchronization with the latch clock signals; a digital-to-analog converter to receive the reference gamma selection signal and the at least one driving voltage, and to convert the second image signal outputted from the latch circuit into gray scale voltages; and an output buffer to convert the gray scale voltages into the data voltage signals, and to output the data voltage signals to the data lines.
In an embodiment, the metadata may be included in a vertical blanking interval of the first image signal.
An embodiment of the inventive concept provides a display device including: a display panel having a plurality of pixels respectively connected to a plurality of gate lines and a plurality of data lines; a gate driver to drive the plurality of gate lines; a data driver to drive the plurality of data lines; a voltage generator to generate at least one driving voltage and a plurality of reference gamma voltages to be provided to the data driver; and a driving controller to provide a second image signal to the data driver, and to control the gate driver, in response to a first image signal, a control signal and metadata. The driving controller may output a voltage control signal for changing voltage levels of the at least one driving voltage and the plurality of reference gamma voltages based on luminance information included in the metadata. The data driver may receive the plurality of reference gamma voltages and the at least one driving voltage to provide data voltage signals corresponding to the second image signal to the plurality of data lines.
In an embodiment, the driving controller may include: a metadata analysis circuit to analyze the metadata to obtain a maximum luminance signal and a minimum luminance signal; a bit expansion circuit to convert the first image signal into an expanded image signal between a maximum gray scale corresponding to the maximum luminance signal and a minimum gray scale corresponding to the minimum luminance signal; and a gamma correction circuit to convert the expanded image signal into the second image signal.
In an embodiment, the gamma correction circuit may output the voltage control signal in response to the maximum luminance signal and the minimum luminance signal.
In an embodiment, the voltage generator may generate a first driving voltage and a second driving voltage in response to the voltage control signal.
In an embodiment, the second driving voltage may have a lower voltage level than the first driving voltage. The plurality of reference gamma voltages may have voltage levels different from each other between the first driving voltage and the second driving voltage.
In an embodiment, the data driver may include: a resistor string to generate a plurality of voltages between the first driving voltage and the second driving voltage based on the plurality of reference gamma voltages; and a decoder to output voltages, of the plurality of voltages, corresponding to the second image signal as gray scale voltages. The gray scale voltages may be respectively provided to the plurality of data lines as the data voltage signals.
In an embodiment, the resistor string may include a plurality of resistors sequentially connected in series between the first driving voltage and the second driving voltage, and output voltages of connecting nodes between the plurality of resistors as the plurality of voltages.
In an embodiment, the data driver may include: a shift register to output latch clock signals in synchronization with a clock signal; a latch circuit to latch the second image signal in synchronization with the latch clock signals; a digital-to-analog converter to receive the at least one driving voltage and the plurality of reference gamma voltages, and to convert the second image signal outputted from the latch circuit into gray scale voltages; and an output buffer to convert the gray scale voltages into the data voltage signals, and to output the data voltage signals to the data lines.
In an embodiment, the metadata may be included in a vertical blanking interval of the first image signal.
The accompanying drawings are included to provide a further understanding of the inventive concept, and are incorporated in and constitute a part of the present application. The drawings illustrate exemplary embodiments according to the inventive concept and, together with the description, serve to describe principles of the inventive concept.
Hereinafter, embodiments of the inventive concept are described in more detail with reference to the accompanying drawings.
Referring to
The display panel 110 includes a plurality of data lines DL1 to DLm, a plurality of gate lines GL1 to GLn arranged crossing the data lines DL1 to DLm, and a plurality of pixels PX arranged at crossing areas (or crossing regions) thereof. The plurality of data lines DL1 to DLm and the plurality of gate lines GL1 to GLn are insulated from each other.
Each of the pixels PX may include, although not illustrated in a figure, a switching transistor connected to a corresponding data line and a corresponding gate line, and a liquid crystal capacitor and a storage capacitor connected thereto.
In the case that the display device 100 is an organic light-emitting display device, each of the pixels PX may include an organic light-emitting element and switching transistors for operating the organic light-emitting element.
A graphic processor (not illustrated) connected to the display device 100 provides, to the driving controller 120, a first image signal RGB1 obtained by encoding metadata and a full high definition (FHD) image or an ultra-high definition (UHD) image having a high dynamic range (HDR).
As illustrated in
In this embodiment, the metadata is included in the blanking interval of the first image signal RGB1 every frame, but metadata having the same value as in a previous frame may not be transmitted in order to reduce or minimize the increase of a bit rate (e.g., reduce or minimize the bit rate of the image signal). In another embodiment, metadata may be stored for each piece of content.
The driving controller 120 receives, from the outside (e.g., outside the display device 100), the first image signal RGB1 and control signals CTRL for controlling a display thereof such as a vertical synchronization signal, a horizontal synchronization signal, a main clock signal and a data enable signal. The driving controller 120 provides a second image signal RGB2 obtained by processing the first image signal RGB1 in accordance with an operating condition of the display panel 110, and a first control signal CONT1 to the data driver 150, and provides a second control signal CONT2 to the gate driver 140, based on the control signals CTRL. The first control signal CONT1 may include a clock signal CLK, a polarity inversion signal POL, and a line latch signal LOAD, and the second control signal CONT2 may include a vertical synchronization start signal, an output enable signal, a gate pulse signal, and the like. In this embodiment, the driving controller 120 converts the first image signal RGB1 into the second image signal RGB2 based on the metadata included in the first image signal RGB1, and outputs a voltage control signal VCTRL.
The voltage generator 130 generates a plurality of voltages and clock signals for operation of the display panel 110. In this embodiment, the voltage generator 130 provides a gate clock signal CKV and a ground voltage VSS to the gate driver 140. In addition, the voltage generator 130 further generates a first driving voltage VGMA_UH, a second driving voltage VGMA_UL, a third driving voltage VGMA_LH, and a fourth driving voltage VGMA_LL for operation of the data driver 150.
The voltage generator 130 sets voltage levels of the first driving voltage VGMA_UH, the second driving voltage VGMA_UL, the third driving voltage VGMA_LH, and the fourth driving voltage VGMA_LL, in response to the voltage control signal VCTRL from the driving controller 120.
The gate driver 140 drives the gate lines GL1 to GLn in response to the second control signal CONT2 from the driving controller 120, and the gate clock signal CKV and the ground voltage VSS from the voltage generator 130. The gate driver 140 may include a gate driving integrated circuit (IC). The gate driver 140 may also be implemented, in addition to the gate driving IC, by an amorphous silicon gate (ASG) using an amorphous silicon thin film transistor (a-Si TFT), and a circuit using an oxide semiconductor, a crystalline semiconductor, a polycrystalline semiconductor, and/or the like. The gate driver 140 may be formed concurrently (e.g., simultaneously) with pixels PX11 to PXnm through a thin film process. In this case, the gate driver 140 may be disposed in a set (e.g., predetermined) area (for example, a non-display area) on one side of the display panel 110.
The data driver 150 outputs data voltage signals D1 to Dm for driving the data lines DL1 to DLm, by using the first driving voltage VGMA_UH, the second driving voltage VGMA_UL, the third driving voltage VGMA_LH, and the fourth driving voltage VGMA_LL, in response to the second image signal RGB2, the first control signal CONT1, and a reference gamma selection signal GSEL from the driving controller 120.
While the gate driver 140 drives one gate line by using a gate-on voltage of a set (e.g., predetermined) level, switching transistors in one row of the pixels PX connected thereto become turned on. At this time, the data driver 150 provides, to the data lines DL1 to DLm, gray scale voltages corresponding to the second image signal RGB2. The gray scale voltages provided to the data lines DL1 to DLm are applied to corresponding liquid crystal capacitors and storage capacitors through the turned-on switching transistors. Here, in order to prevent degradation of the liquid crystal capacitors, the data driver 150 may alternate the gray scale voltages corresponding to the second image signal RGB2 between positive (+) and negative (−) polarities every frame. The first driving voltage VGMA_UH and the second driving voltage VGMA_UL are voltages used for positive polarity drive, and the third driving voltage VGMA_LH and the fourth driving voltage VGMA_LL are voltages used for negative polarity drive.
The driving controller 120 provides, to the data driver 150, the reference gamma selection signal GSEL for selecting a plurality of reference voltages between the first driving voltage VGMA_UH and the second driving voltage VGMA_UL, and a plurality of reference voltages between the third driving voltage VGMA_LH and the fourth driving voltage VGMA_LL.
Referring to
The image signal processing circuit 210 converts the first image signal RGB1 into the second image signal RGB2. Additionally, the image signal processing circuit 210 outputs the voltage control signal VCTRL for changing a voltage level of at least one driving voltage, and the reference gamma selection signal GSEL, based on the metadata included in the first image signal RGB1.
The control signal generating circuit 220 outputs the first control signal CONT1 and the second control signal CONT2 based on the control signals CTRL received from the outside. The first control signal CONT1 may include a horizontal synchronization start signal, a clock signal and a line latch signal, and the second control signal CONT2 may include a vertical synchronization start signal, an output enable signal and a gate pulse signal.
Referring to
The bit expansion circuit 211 converts the first image signal RGB1 into an expanded image signal RGB′ in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN.
The gamma correction circuit 212 converts the expanded image signal RGB′ into the second image signal RGB2 in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN. In addition, the gamma correction circuit 212 outputs the voltage control signal VCTRL and the reference gamma selection signal GSEL in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN.
Referring to
The bit expansion circuit 211 illustrated in
As illustrated in
The gamma correction circuit 212 performs gamma correction on the expanded image signal RGB′, and converts the expanded image signal RGB′ into the second image signal RGB2 in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN. The gamma correction circuit 212 may perform gamma correction corresponding to any one gamma curve suitable for the display device 100 among various gamma curves such as gamma of 2.2, gamma of 2.3, and gamma of 2.4.
Additionally, a quantization error that may be caused by the gamma correction circuit 212 may be compensated for by changing voltage levels of the first to fourth driving voltages VGMA_UH, VGMA_UL, VGMA_LH, and VGMA_LL and reference gamma voltages utilized for an operation of the data driver 150. The voltage levels of the first and fourth driving voltages VGMA_UH and VGMA_LL may be determined depending on the maximum luminance signal L_MAX, and the voltage levels of the second and third driving voltages VGMA_UL and VGMA_LH may be determined depending on the minimum luminance signal L_MIN.
Referring to
The shift register 310 sequentially activates latch clock signals CK1 to CKm in synchronization with the clock signal CLK. The latch circuit 320 latches the second image signal RGB2 in synchronization with the latch clock signals CK1 to CKm from the shift register 310, and provides latch data signals DA1 to DAm concurrently (e.g., simultaneously) to the digital-to-analog converter 330 in response to the line latch signal LOAD.
The digital-to-analog converter 330 receives the polarity inversion signal POL and the reference gamma selection signal GSEL from the driving controller 120 illustrated in
Referring to
The positive converter 410 includes a resistor string 412, a reference voltage selection circuit 414, a voltage generator 416, and a decoder 418. The resistor string 412 receives the first driving voltage VGMA_UH and the second driving voltage VGMA_UL from the voltage generator 130 illustrated in
The resistor string 412 divides the first driving voltage VGMA_UH and the second driving voltage VGMA_UL so as to output the plurality of gamma voltages VGAU0 to VGAUj.
The reference voltage selection circuit 414 outputs some of the plurality of gamma voltages VGAU0 to VGAUj as a plurality of reference gamma voltages VREFU1 to VREFUx in response to the reference gamma selection signal GSEL.
The voltage generator 416 generates a plurality of voltages VU0 to VUy based on the plurality of reference gamma voltages VREFU1 to VREFUx. Here, each of j, x, and y is a positive integer.
The decoder 418 converts the latch data signals DA1 to DAm into the gray scale voltages Y1 to Ym with reference to the plurality of voltages VU0 to VUy while the polarity inversion signal POL is at a first level (for example, a high level).
The negative converter 430 includes a resistor string 432, a reference voltage selection circuit 434, a voltage generator 436, and a decoder 438.
The resistor string 432 divides the third driving voltage VGMA_LH and the fourth driving voltage VGMA_LL from the voltage generator 130 illustrated in
The reference voltage selection circuit 434 outputs some of the plurality of gamma voltages VGAL0 to VGALj as a plurality of reference gamma voltages VREFL1 to VREFLx in response to the reference gamma selection signal GSEL.
The voltage generator 436 generates a plurality of voltages VL0 to VLy based on the plurality of reference gamma voltages VREFL1 to VREFLx. Here, each of j, x, and y is a positive integer.
The decoder 438 converts the latch data signals DA1 to DAm into the gray scale voltages Y1 to Ym with reference to the plurality of voltages VL0 to VLy while the polarity inversion signal POL is at a second level (for example, a low level).
Referring to
The reference voltage selection circuit 414 includes selectors 451 to 460. The selectors 451 to 460 output some of the gamma voltages VGAU0 to VGAU255 as the reference gamma voltages VREFU1 to VREFU10 in response to the reference gamma selection signal GSEL.
For example, the selector 451 may output the gamma voltage VGAU248 as the reference gamma voltage VREFU10, the selector 452 may output the gamma voltage VGAU220 as the reference gamma voltage VREFU9, and the selector 460 may output the gamma voltage VGAU8 as the reference gamma voltage VREFU1.
The voltage generator 416 receives the reference gamma voltages VREFU1 to VREFU10, and generates the voltages VU0 to VU1023. The voltage generator 416 may generate the plurality of voltages by voltage division between two adjacent reference voltages. For example, the voltage generator 416 may generate the voltages VU0 to VU90 by voltage division between the reference gamma voltages VREFU1 and VREFU2, and generate the voltages VU91 to VU120 by voltage division between the reference gamma voltages VREFU2 and VREFU3. In this way, the voltage generator 416 may generate the voltages VU0 to VU1023 by using the 10 reference gamma voltages VREFU1 to VREFU10. Voltage differences between the voltages VU0 to VU1023 based on the reference gamma voltages VREFU1 to VREFU10, and the number of the voltages generated by two adjacent reference voltages may be determined according to a method set (e.g., preset) in the voltage generator 416.
The decoder 418 converts the latch data signals DA1 to DAm into the gray scale voltages Y1 to Ym with reference to the voltages VU0 to VU1023 while the polarity inversion signal POL is at a first level (for example, a high level).
In this embodiment, the resistor string 412 includes 256 resistors and outputs the 256 voltages VGAU0 to VGAU255, but the number of the resistors and the number of the output voltages may be variously changed.
In this embodiment, the selection circuit 414 outputs 10 of the voltages VGAU0 to VGAU255 as the reference gamma voltages VREFU1 to VREFU10, but the number of the reference voltages may be variously changed in a suitable manner known to those skilled in the art. As the number of the reference voltages becomes larger, distortion in a process of converting the received image signal RGB2 into the data voltage signals D1 to Dm may be reduced or minimized.
The negative converter 430 illustrated in
Referring to
When voltage levels of the first to fourth driving voltages VGMA_UH, VGMA_UL, VGMA_LH, and VGMA_LL are changed depending on the maximum luminance signal L_MAX and the minimum luminance signal L_MIN, voltage levels of the plurality of gamma voltages VGAU0 to VGAU255, and VGAL0 to VGAL255 outputted from the resistor strings 412 and 432 may be changed.
Additionally, as the reference gamma selection signal GSEL is changed depending on the maximum luminance signal L_MAX and the minimum luminance signal L_MIN, voltage levels of the reference gamma voltages VREFU1 to VREFU10, and VREFL1 to VREFL10 selected by the reference voltage selection circuits 414 and 434 may be changed.
By changing the voltage levels of the first to fourth driving voltages VGMA_UH, VGMA_UL, VGMA_LH, and VGMA_LL, and voltage levels of the reference gamma voltages VREFU1 to VREFU10, and VREFL1 to VREFL10 selected by the reference gamma selection signal GSEL, voltage levels of the gray scale voltages Y1 to Ym may be adjusted. Accordingly, luminance change of a displayed image caused by converting the first image signal RGB1 into the second image signal RGB2 may be reduced or prevented.
Referring to
The voltage generator 530 included in the display device 500 further generates a plurality of reference gamma voltages VREFU1 to VREFUx, and VREFL1 to VREFLx, in addition to first to fourth driving voltages VGMA_UH, VGMA_UL, VGMA_LH, and VGMA_LL in response to a voltage control signal VCTRL from the driving controller 520.
Referring to
The bit expansion circuit 611 converts the first image signal RGB1 into an expanded image signal RGB′ in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN.
The gamma correction circuit 612 converts the expanded image signal RGB′ into a second image signal RGB2 in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN. Additionally, the gamma correction circuit 612 outputs the voltage control signal VCTRL in response to the maximum luminance signal L_MAX and the minimum luminance signal L_MIN.
Referring to
The positive converter 710 includes a resistor string 712 and a decoder 714. The resistor string 712 receives the first driving voltage VGMA_UH, the second driving voltage VGMA_UL, and the plurality of reference gamma voltages VREFU1 to VREFUx from the voltage generator 530 illustrated in
The negative converter 730 includes a resistor string 732 and a decoder 734. The resistor string 732 receives the third driving voltage VGMA_LH, the fourth driving voltage VGMA_LL, and the plurality of reference gamma voltages VREFL1 to VREFLx from the voltage generator 530 illustrated in
Referring to
The decoder 714 converts the latch data signals DA1 to DAm into the gray scale voltages Y1 to Ym with reference to the voltages VU0 to VU1023 while the polarity inversion signal POL is at a first level (for example, a high level).
In this embodiment, voltage levels of the voltages VU0 to VU1023 may be changed by changing voltage levels of the first driving voltage VGMA_UH, the second driving voltage VGMA_UL, and the reference gamma voltages VREFU1 to VREFU10.
Voltage levels of the gray scale voltages Y1 to Ym may be adjusted by changing voltage levels of the first to fourth driving voltages VGMA_UH, VGMA_UL, VGMA_LH, and VGMA_LL, and voltage levels of the reference gamma voltages VREFU1 to VREFU10, and VREFL1 to VREFL10. Accordingly, luminance change of a displayed image caused by converting the first image signal RGB1 into the second image signal RGB2 may be reduced or prevented.
The display device having a configuration described above may change a voltage level of the driving voltage used in the data driver and expand the bit width of an image signal within an effective luminance range, depending on luminance information included in the metadata. Accordingly, a gray scale may be displayed which is expanded beyond a gray scale range a display device may otherwise display. An image may be displayed with a higher resolution of grayscale than would otherwise be available.
It will be understood that, although the terms “first,” “second,” “third,” etc., may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section described below could be termed a second element, component, region, layer or section, without departing from the spirit and scope of the present invention.
The terminology used herein is for the purpose of describing particular embodiments and is not intended to be limiting of the present invention. As used herein, the singular forms “a” and “an” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and “including,” when used in this specification, specify the presence of the stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. Expressions such as “at least one of,” when preceding a list of elements, modify the entire list of elements and do not modify the individual elements of the list.
As used herein, the term “substantially,” “about,” and similar terms are used as terms of approximation and not as terms of degree, and are intended to account for the inherent variations in measured or calculated values that would be recognized by those of ordinary skill in the art. Further, the use of “may” when describing embodiments of the present invention refers to “one or more embodiments of the present invention.” As used herein, the terms “use,” “using,” and “used” may be considered synonymous with the terms “utilize,” “utilizing,” and “utilized,” respectively. Also, the term “exemplary” is intended to refer to an example or illustration.
The electronic or electric devices and/or any other relevant devices or components according to embodiments of the present invention described herein may be implemented utilizing any suitable hardware, firmware (e.g. an application-specific integrated circuit), software, or a combination of software, firmware, and hardware. For example, the various components of these devices may be formed on one integrated circuit (IC) chip or on separate IC chips. Further, the various components of these devices may be implemented on a flexible printed circuit film, a tape carrier package (TCP), a printed circuit board (PCB), or formed on one substrate. Further, the various components of these devices may be a process or thread, running on one or more processors, in one or more computing devices, executing computer program instructions and interacting with other system components for performing the various functionalities described herein. The computer program instructions are stored in a memory which may be implemented in a computing device using a standard memory device, such as, for example, a random access memory (RAM). The computer program instructions may also be stored in other non-transitory computer readable media such as, for example, a CD-ROM, flash drive, or the like. Also, a person of skill in the art should recognize that the functionality of various computing devices may be combined or integrated into a single computing device, or the functionality of a particular computing device may be distributed across one or more other computing devices without departing from the spirit and scope of the exemplary embodiments of the present invention.
Although embodiments are disclosed herein and specific terms are employed, they should be used and interpreted in a general and descriptive sense, rather than for purposes of limitation. In some embodiments, as is apparent to those skilled in the art at the time of filing of the present disclosure, a feature, characteristic and/or elements described in connection with the specific embodiments may be used alone, or used in combination with the features, characteristics and/or elements described in connection with other embodiments unless otherwise indicated specifically. Therefore, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the inventive concept disclosed in the following claims and equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
10-2017-0169660 | Dec 2017 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
8508617 | Jia et al. | Aug 2013 | B2 |
9190014 | Messmer et al. | Nov 2015 | B2 |
9324164 | Kikuchi | Apr 2016 | B2 |
9635377 | Kim et al. | Apr 2017 | B2 |
20080238951 | Kai | Oct 2008 | A1 |
20140049528 | Koo | Feb 2014 | A1 |
20150071615 | Messmer | Mar 2015 | A1 |
20160049127 | Park | Feb 2016 | A1 |
20160104408 | Kim | Apr 2016 | A1 |
20170061906 | Lee | Mar 2017 | A1 |
20190265552 | Shiomi | Aug 2019 | A1 |
Number | Date | Country |
---|---|---|
10-1503064 | Mar 2015 | KR |
10-2017-0088461 | Aug 2017 | KR |
10-1765798 | Aug 2017 | KR |
Entry |
---|
Woo, Jong-Kwan et al.; “High-Speed 10-bit LCD Column Driver with a Split DAC and a Class-AB Output Buffer”; IEEE Transactions on Consumer Electronics; vol. 55; No. 3; Aug. 2009; pp. 1431-1438. |
Number | Date | Country | |
---|---|---|---|
20190180702 A1 | Jun 2019 | US |