This disclosure relates to electronic displays and, more particularly, to techniques to implement quality monitoring and calibration in an electronic display.
This section is intended to introduce the reader to various aspects of art that may be related to various aspects of the present techniques, which are described and/or claimed below. This discussion is believed to be helpful in providing the reader with background information to facilitate a better understanding of the various aspects of the present disclosure. Accordingly, it should be understood that these statements are to be read in this light, and not as admissions of prior art.
Many electronic devices include an electronic display that displays visual representations based on received image data. More specifically, the image data may include a voltage that indicates desired luminance (e.g., brightness) of a display pixel. For example, in an organic light emitting diode (OLED) display, the image data (e.g., pixel voltage data) may be input to and amplified by one or more amplifiers of a source driver circuit. The amplified pixel voltage may then be supplied to the gate of a switching device (e.g., a thin film transistor) in a display pixel. Based on magnitude of the supplied voltage, the switching device may control magnitude of supply current flowing into a light-emitting component (e.g., OLED) of the display pixel.
From time to time, the systems providing data to the display panel may degrade, causing presentation of artifacts (e.g., dimmer or brighter pixels and/or lines) on the display panel. For example, based upon physical pressure or other external factors, the data lines that carry signals from the source driver to the panel may become damaged (e.g., by cracking). Further, the display panel circuitry (e.g., the source driving circuitry and/or input/output pads) may degrade over time (e.g., due to device aging). These degradations may cause data driving errors. Further, when the data lines/circuitry are used for sensing panel measurements for implementation of panel compensation algorithms, the degradation may result in faulty panel compensation. Accordingly, certain undesirable front-of-screen (FOS) variations may be presented by the display.
A summary of certain embodiments disclosed herein is set forth below. It should be understood that these aspects are presented merely to provide the reader with a brief summary of these certain embodiments and that these aspects are not intended to limit the scope of this disclosure. Indeed, this disclosure may encompass a variety of aspects that may not be set forth below.
The present disclosure generally relates to electronic displays that monitor for degradation in the display circuitry and provide compensation based upon detected degradation. Generally, an electronic display displays an image frame by controlling luminance of its display pixels based at least in part on image data indicating desired luminance of the display pixels. For example, to facilitate displaying an image frame, an organic light emitting diode (OLED) may display may receive image data, amplify the image data using one or more amplifiers, and supply amplified image data to display pixels. When activated, display pixels may apply the amplified image data to the gate of a switching device (e.g., thin-film transistor) to control magnitude of the supply current flowing through a light-emitting component (e.g., OLED). In this manner, since the luminance of OLED display pixels is based on supply current flowing through their light emitting components, the image frame may be displayed based at least in part on corresponding image data.
With this in mind, and to address some of the issues mentioned above, the present techniques provide a system for operating an electronic display to monitor data line capacitance and/or resistance variations, enabling determination of certain degradation characteristics for the display circuitry. For example, reduced data line lengths, degraded source driving circuitry, and other features may be determined based upon the capacitance and/or resistance variations. These determined degradation features may be used to calibrate the display circuitry to counteract or otherwise handle the degradation. Further, the determination of these features may be logged to aid repair of the electronic device by hardware repair technicians.
Various refinements of the features noted above may exist in relation to various aspects of the present disclosure. Further features may also be incorporated in these various aspects as well. These refinements and additional features may exist individually or in any combination. For instance, various features discussed below in relation to one or more of the illustrated embodiments may be incorporated into any of the above-described aspects of the present disclosure alone or in any combination. The brief summary presented above is intended only to familiarize the reader with certain aspects and contexts of embodiments of the present disclosure without limitation to the claimed subject matter.
Various aspects of this disclosure may be better understood upon reading the following detailed description and upon reference to the drawings in which:
One or more specific embodiments of the present disclosure will be described below. These described embodiments are only examples of the presently disclosed techniques. Additionally, in an effort to provide a concise description of these embodiments, all features of an actual implementation may not be described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but may nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
When introducing elements of various embodiments of the present disclosure, the articles “a,” “an,” and “the” are intended to mean that there are one or more of the elements. The terms “comprising,” “including,” and “having” are intended to be inclusive and mean that there may be additional elements other than the listed elements. Additionally, it should be understood that references to “one embodiment” or “an embodiment” of the present disclosure are not intended to be interpreted as excluding additional embodiments that also incorporate the recited features.
Present embodiments relate to improved display circuitry. More specifically, the current embodiments describe techniques and circuits that may detect and/or calibrate for display circuitry degradation.
Turning first to
The degradation characteristics may be logged (e.g., by storing the characteristics in the storage 16 and/or transferring the characteristics to an external system via the network interface 26). Further, additional contextual data surrounding the degradation characteristics may also be logged. For example, a location (e.g., particular panel portion, particular data line numbers, etc.) may be logged. Further, historical degradation and/or degradation trends may be logged. Additionally, electronic device 10 or electronic device 10 sub-component temperatures and/or other variables may be logged.
Device repair may be aided by logging the degradation characteristics and/or the surrounding contextual data. For example, a technician may be able to ascertain particular degraded components, their locations, and other pertinent information that may be useful in repair of the electronic device 10. Further, this logged information may be used by the device manufacturer to enhance future revisions of the products or aid in the development of new products, by identifying strengths and/or potential improvements to the designed circuitry.
The various functional blocks shown in
By way of example, the electronic device 10 may represent a block diagram of a notebook computer 30A depicted in
In the electronic device 10 of
The display 18 may be a liquid crystal display (LCD) and/or may include pixels such as organic light emitting diodes (OLEDs), micro-light-emitting-diodes (μ-LEDs), or any other light emitting diodes (LEDs). Further, the display 18 is not limited to a particular pixel type, as the circuitry and methods disclosed herein may apply to any pixel type. Accordingly, while particular pixel structures may be illustrated in the present disclosure, the present disclosure may relate to a broad range of lighting components and/or pixel circuits within display devices.
Compensation circuitry may alter display data that is fed to the display 18, prior to the display data reaching this display 18 (or a pixel portion of the display 18). This alteration of the display data may effectively compensate for non-uniformities of the pixels of the display 18. For example, non-uniformity that may be corrected using the current techniques may include: neighboring pixels that have similar data, but different luminance, color non-uniformity between neighboring pixels, pixel row inconsistencies, pixel column inconsistencies, etc. The compensation circuitry may be part of the processor core complex 12, could be software executed by the processor core complex 12, could be part of the display 18 circuitry (e.g., the display pipeline), etc.
The input structures 22 of the electronic device 10 may enable a user to interact with the electronic device 10 (e.g., pressing a button to increase or decrease a volume level). The I/O interface 24 may enable electronic device 10 to interface with various other electronic devices, as may the network interfaces 26. The network interfaces 26 may include, for example, interfaces for a personal area network (PAN), such as a Bluetooth network, for a local area network (LAN) or wireless local area network (WLAN), such as an 802.11x Wi-Fi network, and/or for a wide area network (WAN), such as a 3rd generation (3G) cellular network, 4th generation (4G) cellular network, or long term evolution (LTE) cellular network. The network interface 26 may also include interfaces for, for example, broadband fixed wireless access networks (WiMAX), mobile broadband Wireless networks (mobile WiMAX), asynchronous digital subscriber lines (e.g., 15SL, VDSL), digital video broadcasting-terrestrial (DVB-T) and its extension DVB Handheld (DVB-H), ultra Wideband (UWB), alternating current power lines, and so forth.
In certain embodiments, the electronic device 10 may take the form of a computer, a portable electronic device, a wearable electronic device, or other type of electronic device. Such computers may include computers that are generally portable (such as laptop, notebook, and tablet computers) as well as computers that are generally used in one place (such as conventional desktop computers, workstations and/or servers). In certain embodiments, the electronic device 10, in the form of a computer, may be a model of a MacBook®, MacBook® Pro, MacBook Air®, iMac®, Mac® mini, or Mac Pro® available from Apple Inc. By way of example, the electronic device 10, taking the form of a notebook computer 30A, is illustrated in
The handheld device 30B may include an enclosure 36 to protect interior components from physical damage and to shield them from electromagnetic interference. The enclosure 36 may surround the display 18, which may display indicator icons 39. The indicator icons 39 may indicate, among other things, a cellular signal strength, Bluetooth connection, and/or battery life. The I/O interfaces 24 may open through the enclosure 36 and may include, for example, an I/O port for a hard wired connection for charging and/or content manipulation using a standard connector and protocol, such as the Lightning connector provided by Apple Inc., a universal service bus (USB), or other similar connector and protocol.
User input structures 22, in combination with the display 18, may allow a user to control the handheld device 30B. For example, the input structure 40 may activate or deactivate the handheld device 30B, the input structure 22 may navigate user interface to a home screen, a user-configurable application screen, and/or activate a voice-recognition feature of the handheld device 30B, the input structures 22 may provide volume control, or may toggle between vibrate and ring modes. The input structures 22 may also include a microphone may obtain a user's voice for various voice-related features, and a speaker may enable audio playback and/or certain phone capabilities. The input structures 22 may also include a headphone input may provide a connection to external speakers and/or headphones.
Turning to
Similarly,
The display 18 for the electronic device 10 may include a matrix of pixels that contain light emitting circuitry. Accordingly,
Although only six unit pixels 62, referred to individually by reference numbers 62a-62f, respectively, are shown, it should be understood that in an actual implementation, each data line 66 and gate line 64 may include hundreds or even thousands of such unit pixels 62. By way of example, in a color display panel 60 having a display resolution of 1024×768, each data line 66, which may define a column of the pixel array, may include 768 unit pixels, while each gate line 64, which may define a row of the pixel array, may include 1024 groups of unit pixels with each group including a red, blue, and green pixel, thus totaling 3072 unit pixels per gate line 64. By way of further example, the panel 60 may have a resolution of 480×320 or 960×640. In the presently illustrated example, the unit pixels 62 may represent a group of pixels having a red pixel (62A), a blue pixel (62B), and a green pixel (62C). The group of unit pixels 62D, 62E, and 62F may be arranged in a similar manner. Additionally, in the industry, it is also common for the term “pixel” may refer to a group of adjacent different-colored pixels (e.g., a red pixel, blue pixel, and green pixel), with each of the individual colored pixels in the group being referred to as a “sub-pixel.”
The display 18 also includes a source driver integrated circuit (IC) 90, which may include a chip, such as a processor or application specific integrated circuit (ASIC), that controls various aspects (e.g., operation) of the display 18 and/or the panel 60. For example, the source driver IC 90 may receive image data 92 from the processor core complex 12 and send corresponding image signals to the unit pixels 62 of the panel 60. The source driver IC 90 may also be coupled to a gate driver IC 94, which may provide/remove gate activation signals to activate/deactivate rows of unit pixels 62 via the gate lines 64. Additionally, the source driver IC 90 may include a timing controller (TCON) that determines and sends timing information/image signals 96 to the gate driver IC 94 to facilitate activation and deactivation of individual rows of unit pixels 62. In other embodiments, timing information may be provided to the gate driver IC 94 in some other manner (e.g., using a controller that is separate from the source driver IC 90). Further, while
In operation, the source driver IC 90 receives image data 92 from the processor core complex 12 or a discrete display controller and, based on the received data, outputs signals to control operation (e.g., light emission) of the unit pixels 62. When the unit pixels 62 are controlled by the source driver IC 90, circuitry within the unit pixels 62 may complete a circuit between a power source 98 and light emitting elements of the unit pixels 62. Additionally, to measure operating parameters of the display 18, measurement circuitry 100 may be positioned within the source driver IC 90 to read various voltage and current characteristics of the display 18, as discussed in more detail below.
The measurements from the measurement circuitry 100 (or other information) may be used to determine offset data for individual pixels (e.g., 62A-F). The offset data may represent non-uniformity between the pixels, such as: neighboring pixels that have similar data, but different luminance, color non-uniformity between neighboring pixels, pixel row inconsistencies, pixel column inconsistencies, etc. Further, the offset data may be applied to the data controlling the pixels (e.g., 62A-F), resulting in compensated pixel data that may effectively remove these inconsistencies. In some embodiments, the external compensation circuitry may include one or more of the source driver IC 90 and the measurement circuitry 100 or may be coupled to one or more of the source driver IC 90 and the measurement circuitry 100.
From time to time, the systems providing data to the display panel may degrade, causing presentation of artifacts (e.g., dimmer or brighter pixels and/or lines) on the display panel. For example, based upon physical forces or other external factors, the data lines 66 that carry signals from the source driver IC 90 to the pixels 62 may become damaged (e.g., cracking). Further, the display 18 circuitry (e.g., the source driving integrated circuitry 90 and/or input/output pads) may degrade over time (e.g., due to device aging). These degradations may cause data driving errors to the pixels 62.
Further, as mentioned above, the measurement circuitry 100 may read various voltage and current characteristics of the display 18 (e.g., using the data lines 66), such that subsequent data provided to the pixels 62 may be adjusted based upon the measurements obtained by the measurement circuitry 100 via the data lines 66. Accordingly, the data lines 66 may be alternatively referenced as the data/sensing lines 66. However, when degradation occurs on these data lines 66 and/or other circuitry used by the measurement circuitry 100, the data compensation for the measurements may be erroneous.
For example,
When undetected and untreated, these degradations may cause artifacts to be presented on the display 18 panel. For example, open data lines 66 (e.g., lines where there is a complete break between the pixels 62 and the driver integrated circuit 90) may be displayed as a bright or dim line. Further, when the source drive integrated circuit 90 slew rate degrades (e.g., the resistance on the line increases), certain areas of the display 18 panel may appear dimmer than others.
Accordingly, returning to
Turning now to a discussion of the inner-workings of the QMC circuitry 29,
The results of these tests may be used to identify display 18 circuitry and/or data/sensing line degradation characteristics (block 126). For example, the tests may be used to determine potential breaks in one or more of the data lines 66, by determining a length of each of the data lines. Further, a determination of distances between neighboring data lines 66 may be determined, which may further indicate display 18 circuitry degradation/damage. Based upon the determined characteristics, the display 18 may be calibrated (block 128), as will be discussed in more detail below, with regard to
Turning now to a discussion of the capacitance-based tests,
Based upon the charge differentiation on the data/sensing lines 66 that are caused by the actions of blocks 142 and 144, the capacitance of the data/sensing lines 66 may be determined. The capacitance may be used to determine degradation characteristics (block 150). For example, the capacitance of the lines 66 is proportional to the length of the lines 66. Accordingly, the capacitance may be used as an index for crack detection (e.g., because the length of the line will change upon cracking).
Additional capacitance testing may also be utilized to determined degradation characteristics.
The process 160 begins by driving a first data/sensing line 66 with a first voltage (block 162). Neighboring data/sensing lines are driven with a second voltage (block 164). Based upon these differing voltages, a mutual capacitance may be derived between the first and neighboring data/sensing lines 66 (block 166). Degradation characteristics may be determined based upon the determined mutual capacitance (block 168). For example, distances between the data/sensing lines may be determined using the mutual capacitance.
VOUT=VTEST×CIN/CSENSE
Further, differing voltages may be driven to neighboring data/sensing lines 66, as discussed in blocks 162 and 164 of
Turning now to a discussion of the resistance-based test,
The process 200 begins by reducing a data slewing time (e.g., time allowed to reach a steady voltage) during charging of the data/sensing lines 66. As may be appreciated, the slew rate may be defined as the change of voltage per unit of time. To reduce the data slewing time, the data/sensing lines 66 may be charged for a fixed amount of time less than a time used to reach a steady voltage on the data/sensing lines 66. By reducing the data slewing time, the amount of charge on the data/sensing lines 66 is dependent on the resistance of the data/sensing lines 66.
Accordingly, the resistance variation on the data/sensing lines 66 may be determined based upon the reduced data slewing time (block 204). This resistance value provides an indication of degradation between the source driving integrated circuitry 90 and the data/sensing lines 66 (block 206). For example, internal resistance variations of the source driver IC 90 caused by degradation of the source driver IC 90 may be detected. Further, bonding resistance variation (e.g., at pads between the source driver IC 90 and the data/sensing lines 66) may be identified.
VTEST=ISLEW×TSLEW/CIN
→VOUT=VTEST×ISLEW×TSLEW/CSENSE
Turning now to compensation for detected degradation,
In one embodiment, the compensation circuitry 240 may request and receive channel quality 246 inputs each time it receives an indication of a display power ON 244 being initiated. Based upon the channel quality, the compensation circuitry 240 may control the display 18 via certain outputs 250.
For example, in certain scenarios, the compensation circuitry 240 may control the display 18 power on process via output 252. For example, in some embodiments, if a channel is completely open, meaning data will not reach pixels of the channel, the display 18 power on may be cancelled, resulting in the display 18 remaining in an off state. Alternatively, the compensation circuitry 240 may power off certain degraded channels, while powering on other channels.
In some embodiments, the compensation circuitry may, based upon channel quality, alter a line time control via line time control output 254 and/or a slew rate via the slew rate control 256. By adjusting the line time, the compensation circuitry 240 may allow more time for data transmission to the data/sensing lines 66, in an effort to compensate for degradation on the data/sensing lines 66. Adjustment of the slew rate may compensate for degraded slew rate of the source driver IC 90.
The specific embodiments described above have been shown by way of example, and it should be understood that these embodiments may be susceptible to various modifications and alternative forms. It should be further understood that the claims are not intended to be limited to the particular forms disclosed, but rather to cover all modifications, equivalents, and alternatives falling within the spirit and scope of this disclosure.
The techniques presented and claimed herein are referenced and applied to material objects and concrete examples of a practical nature that demonstrably improve the present technical field and, as such, are not abstract, intangible or purely theoretical. Further, if any claims appended to the end of this specification contain one or more elements designated as “means for [perform]ing [a function] . . . ” or “step for [perform]ing [a function] . . . ”, it is intended that such elements are to be interpreted under 35 U.S.C. 112(f). However, for any claims containing elements designated in any other manner, it is intended that such elements are not to be interpreted under 35 U.S.C. 112(f).