Display systems with compensation for line propagation delay

Abstract
A method for characterizing and eliminating the effect of propagation delay on data and monitor lines of AMOLED panels is introduced. A similar technique may be utilized to cancel the effect of incomplete settling of select lines that control the write and read switches of pixels on a row.
Description
FIELD OF THE INVENTION

The present disclosure generally relates to circuits for use in displays, and methods of driving, calibrating, and programming displays, particularly displays such as active matrix organic light emitting diode displays.


BACKGROUND

Displays can be created from an array of light emitting devices each controlled by individual circuits (i.e., pixel circuits) having transistors for selectively controlling the circuits to be programmed with display information and to emit light according to the display information. Thin film transistors (“TFTs”) fabricated on a substrate can be incorporated into such displays. TFTs tend to demonstrate non-uniform behavior across display panels and over time as the displays age. Compensation techniques can be applied to such displays to achieve image uniformity across the displays and to account for degradation in the displays as the displays age.


Some schemes for providing compensation to displays to account for variations across the display panel and over time utilize monitoring systems to measure time dependent parameters associated with the aging (i.e., degradation) of the pixel circuits. The measured information can then be used to inform subsequent programming of the pixel circuits so as to ensure that any measured degradation is accounted for by adjustments made to the programming. Such monitored pixel circuits may require the use of additional transistors and/or lines to selectively couple the pixel circuits to the monitoring systems and provide for reading out information. The incorporation of additional transistors and/or lines may undesirably decrease pixel-pitch (i.e., “pixel density”).


SUMMARY

Aspects of the present disclosure provide pixel circuits suitable for use in a monitored display configured to provide compensation for pixel aging. Pixel circuit configurations disclosed herein allow for a monitor to access nodes of the pixel circuit via a monitoring switch transistor such that the monitor can measure currents and/or voltages indicative of an amount of degradation of the pixel circuit. Aspects of the present disclosure further provide pixel circuit configurations which allow for programming a pixel independent of a resistance of a switching transistor. Pixel circuit configurations disclosed herein include transistors for isolating a storage capacitor within the pixel circuit from a driving transistor such that the charge on the storage capacitor is not affected by current through the driving transistor during a programming operation.


The foregoing and additional aspects and embodiments of the present disclosure will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which is made with reference to the drawings, a brief description of which is provided next.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings.



FIG. 1 illustrates an exemplary configuration of a system for monitoring degradation in a pixel and providing compensation therefore according to the present disclosure.



FIG. 2 is a circuit diagram of an RC model of data and monitor lines in a display system.



FIG. 3A is an illustrative plot of voltage versus time for programming a pixel showing the settling effects for the pixel in the Nth row in FIG. 2.



FIG. 3B is an illustrative plot of voltage versus time for programming a pixel showing the settling effects for the pixel in the ith row in FIG. 2.



FIG. 3C is an illustrative plot of voltage versus time for programming a pixel showing the settling effects for the pixel in the 1st row in FIG. 2.



FIG. 4A is an illustrative plot of current versus time for reading a current from a pixel programmed with the operating programming duration influenced by settling effects.



FIG. 4B is an illustrative plot of current versus time for reading a current from a pixel programmed with an extended programming duration not influenced by settling effects.



FIG. 5 illustrates accumulation of errors due to line propagation during programming and readout and also due to errors from pixel degradation.



FIG. 6 illustrates an operation sequence where startup calibration data is utilized to characterize the monitor line effects.



FIG. 7 illustrates an operation sequence where real-time measurements are utilized to provide calibration of pixel aging.



FIG. 8 illustrates isolation of the initial errors in the programming path early in the operating lifetime of a display.



FIG. 9 provides an exemplary graph of read out time durations required to substantially avoid settling effects for each row in a display.



FIG. 10 is a flowchart of an embodiment for extracting the propagation delay effects on the monitoring line.



FIG. 11 is a flowchart of an embodiment for extracting the propagation delay effects on the signal line.





While the present disclosure is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the disclosure is not intended to be limited to the particular forms disclosed. Rather, it is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.


DETAILED DESCRIPTION


FIG. 1 is a diagram of an exemplary display system 50. The display system 50 includes an address driver 8, a data driver 4, a controller 2, a memory storage 6, and display panel 20. The display panel 20 includes an array of pixels 10 arranged in rows and columns. Each of the pixels 10 is individually programmable to emit light with individually programmable luminance values. The controller 2 receives digital data indicative of information to be displayed on the display panel 20. The controller 2 sends signals 32 to the data driver 4 and scheduling signals 34 to the address driver 8 to drive the pixels 10 in the display panel 20 to display the information indicated. The plurality of pixels 10 associated with the display panel 20 thus comprise a display array (“display screen”) adapted to dynamically display information according to the input digital data received by the controller 2. The display screen can display, for example, video information from a stream of video data received by the controller 2. The supply voltage 14 can provide a constant power voltage or can be an adjustable voltage supply that is controlled by signals from the controller 2. The display system 50 can also incorporate features from a current source or sink (not shown) to provide biasing currents to the pixels 10 in the display panel 20 to thereby decrease programming time for the pixels 10.


For illustrative purposes, the display system 50 in FIG. 1 is illustrated with only four pixels 10 in the display panel 20. It is understood that the display system 50 can be implemented with a display screen that includes an array of similar pixels, such as the pixels 10, and that the display screen is not limited to a particular number of rows and columns of pixels. For example, the display system 50 can be implemented with a display screen with a number of rows and columns of pixels commonly available in displays for mobile devices, monitor-based devices, and/or projection-devices.


The pixel 10 is operated by a driving circuit (“pixel circuit”) that generally includes a driving transistor 202 (shown in FIG. 2) and a light emitting device 204. Hereinafter the pixel 10 may refer to the pixel circuit. The light emitting device 204 can optionally be an organic light emitting diode, but implementations of the present disclosure apply to pixel circuits having other electroluminescence devices, including current-driven light emitting devices. The driving transistor 202 in the pixel 10 can optionally be an n-type or p-type amorphous silicon thin-film transistor, but implementations of the present disclosure are not limited to pixel circuits having a particular polarity of transistor or only to pixel circuits having thin-film transistors. The pixel circuit 10 can also include a storage capacitor 200 (shown in FIG. 2) for storing programming information and allowing the pixel circuit 10 to drive the light emitting device 204 after being addressed. Thus, the display panel 20 can be an active matrix display array.


As illustrated in FIG. 1, the pixel 10 illustrated as the top-left pixel in the display panel 20 is coupled to a select line 24j, a supply line 26j, a data line 22i, and a monitor line 28i. In an implementation, the supply voltage 14 can also provide a second supply line to the pixel 10. For example, each pixel can be coupled to a first supply line charged with Vdd and a second supply line coupled with Vss, and the pixel circuits 10 can be situated between the first and second supply lines to facilitate driving current between the two supply lines during an emission phase of the pixel circuit. The top-left pixel 10 in the display panel 20 can correspond to a pixel in the display panel in a “jth” row and “ith” column of the display panel 20. Similarly, the top-right pixel 10 in the display panel 20 represents a “jth” row and “mth” column; the bottom-left pixel 10 represents an “nth” row and “ith” column; and the bottom-right pixel 10 represents an “nth” row and “ith” column. Each of the pixels 10 is coupled to appropriate select lines (e.g., the select lines 24j and 24n), supply lines (e.g., the supply lines 26j and 26n), data lines (e.g., the data lines 22i and 22m), and monitor lines (e.g., the monitor lines 28i and 28m). It is noted that aspects of the present disclosure apply to pixels having additional connections, such as connections to additional select lines, and to pixels having fewer connections, such as pixels lacking a connection to a monitoring line.


With reference to the top-left pixel 10 shown in the display panel 20, the select line 24j is provided by the address driver 8, and can be utilized to enable, for example, a programming operation of the pixel 10 by activating a switch or transistor to allow the data line 22i to program the pixel 10. The data line 22i conveys programming information from the data driver 4 to the pixel 10. For example, the data line 22i can be utilized to apply a programming voltage or a programming current to the pixel 10 in order to program the pixel 10 to emit a desired amount of luminance. The programming voltage (or programming current) supplied by the data (or source) driver 4 via the data line 22i is a voltage (or current) appropriate to cause the pixel 10 to emit light with a desired amount of luminance according to the digital data received by the controller 2. The programming voltage (or programming current) can be applied to the pixel 10 during a programming operation of the pixel 10 so as to charge a storage device 200 within the pixel 10, such as a storage capacitor (FIG. 2), thereby enabling the pixel 10 to emit light with the desired amount of luminance during an emission operation following the programming operation. For example, the storage device 200 in the pixel 10 can be charged during a programming operation to apply a voltage to one or more of a gate or a source terminal of the driving transistor 202 during the emission operation, thereby causing the driving transistor 202 to convey the driving current through the light emitting device 204 according to the voltage stored on the storage device 200.


Generally, in the pixel 10, the driving current that is conveyed through the light emitting device 204 by the driving transistor 202 during the emission operation of the pixel 10 is a current that is supplied by the first supply line 26j and is drained to a second supply line (not shown). The first supply line 22j and the second supply line are coupled to the voltage supply 14. The first supply line 26j can provide a positive supply voltage (e.g., the voltage commonly referred to in circuit design as “Vdd”) and the second supply line can provide a negative supply voltage (e.g., the voltage commonly referred to in circuit design as “Vss”). In some embodiments, one or the other of the supply lines (e.g., the supply line 26j) are fixed at a ground voltage or at another reference voltage.


The display system 50 also includes a readout or monitoring system 12. With reference again to the top left pixel 10 in the display panel 20, the monitor line 28i connects the pixel 10 to the monitoring system 12. The monitoring system 12 can be integrated with the data driver 4, or can be a separate stand-alone system. In particular, the monitoring system 12 can optionally be implemented by monitoring the current and/or voltage of the data line 22i during a monitoring operation of the pixel 10, and the monitor line 28i can be entirely omitted. Additionally, the display system 50 can be implemented without the monitoring system 12 or the monitor line 28i. The monitor line 28i allows the monitoring system 12 to measure a current or voltage associated with the pixel 10 and thereby extract information indicative of a degradation of the pixel 10. For example, the monitoring system 12 can extract, via the monitor line 28i, a current flowing through the driving transistor 202 within the pixel 10 and thereby determine, based on the measured current and based on the voltages applied to the driving transistor 202 during the measurement, a threshold voltage of the driving transistor 202 or a shift thereof. Generally then, measuring the current through the driving transistor 202 allows for extraction of the current-voltage characteristics of the driving transistor 202. For example, by measuring the current through the drive transistor 202 (IDS), the threshold voltage Vth and/or the parameter β can be determined according to the relation IDS=β(VGS−Vth)2, where VGS is the gate-source voltage applied to the driving transistor 202.


The monitoring system 12 can additionally or alternatively extract an operating voltage of the light emitting device 204 (e.g., a voltage drop across the light emitting device while the light emitting device is operating to emit light). The monitoring system 12 can then communicate the signals 32 to the controller 2 and/or the memory 6 to allow the display system 50 to store the extracted degradation information in the memory 6. During subsequent programming and/or emission operations of the pixel 10, the degradation information is retrieved from the memory 6 by the controller 2 via the memory signals 36, and the controller 2 then compensates for the extracted degradation information in subsequent programming and/or emission operations of the pixel 10 by increasing or decreasing the programming values by a compensation value. For example, once the degradation information is extracted, the programming information conveyed to the pixel 10 via the data line 22i can be appropriately adjusted during a subsequent programming operation of the pixel 10 such that the pixel 10 emits light with a desired amount of luminance that is independent of the degradation of the pixel 10. In an example, an increase in the threshold voltage of the driving transistor 202 within the pixel 10 can be compensated for by appropriately increasing the programming voltage applied to the pixel 10.


Furthermore, as discussed herein, the monitoring system 12 can additionally or alternatively extract information indicative of a voltage offset in the programming and/or monitoring readout (such as using a readout circuit 210 or monitoring system 12 shown in FIG. 2) due to propagation delay in the data line (e.g., the data lines 22i, 22m) resulting from the parasitic effects of line resistance and line capacitance during the programming and/or monitoring intervals.


According to some embodiments disclosed herein, optimum performance of Active Matrix Organic Light Emitting (AMOLED) displays is adversely affected by nonuniformity, aging, and hysteresis of both OLED and backplane devices (Amorphous, Poly-Silicon, or Metal-Oxide TFT). These adverse effects introduce both time-invariant and time-variant factors into the operation of the display that can be accounted for by characterizing the various factors and providing adjustments during the programming process. In large area applications where full-high definition (FHD) and ultra-high definition (UHD) specifications along with high refresh-rate (e.g., 120 Hz and 240 Hz) are demanded, the challenge of operating an AMOLED display is even greater. For example, reduced programming durations enhance the influence of dynamic effects on programming and display operations.


In addition, the finite conductance of very long metal (or otherwise conductive) lines through which the AMOLED pixels are accessed and programmed (e.g., the lines 22i, 28i, 22m, 28m in FIG. 1), along with the distributed parasitic capacitance coupled to the lines, introduces a fundamental limit on how fast a step function of driving signals can propagate across the panel and settle to their steady state. Generally, the voltage on such lines is changed according to a time-dependent function proportional to 1−exp(−t/RC), where R is the total effective resistance between the source of the voltage change and the point of interest and C is the total effective capacitance between the source of the voltage change and the point of interest. This fundamental limit prevents large area panels to be refreshed at higher rates if proper compensation techniques are not provided. On the other hand, while one can use longer refresh time for factory calibration to eliminate the effect of imperfect settling, the calibration time will increase significantly resulting in longer Takt time or cycle time (i.e., less efficient production).


A method for characterizing and eliminating (or at least suppressing) the effect of propagation delay on data lines 22 and monitor lines 28 of AMOLED panels is disclosed herein. A similar technique can be utilized to cancel the effect of incomplete settling of select lines (e.g., the lines 24j, 24n in FIG. 1) that control the write and read switches of pixels on a row.



FIG. 2 is a circuit diagram of an RC model of data and monitor lines in a display system. A single column of a display panel is shown for simplicity. The data line (labeled “Data Line”) can be equivalent to any of the data lines 22i, 22m in FIG. 1. The monitor line (labeled “Monitor Line”) can be equivalent to any of the monitor lines 28i, 28m in FIG. 1. Here the panel has an integer number, N, rows where N is 1080 in a FHD or 2160 in a UHD panel, or another number corresponding to the number of rows in the display panel 20 of FIG. 1. The Data and Monitor lines are modeled with N cascaded RC elements. Each node of the RC network is connected to a pixel circuit as shown in FIG. 2. In a typical design the lumped sum of RP and CP are close to 10 kΩ and 500 pF, respectively. The settling time required for 10-bit accuracy (e.g., such as to achieve 0.1% error) for such a panel can be close to 15 μS, whereas the row time (e.g., the time interval available for programming a single row between successive frames) in FHD and UHD panels running at 120 Hz are roughly 8 μS and 4 μS, respectively.


The required settling time for each row is proportional to its physical distance from the data or source driver 4 as shown in FIG. 2. In other words, the farther away a pixel 10 is physically located from the source driver 4, the longer it takes for the drive signal to propagate and settle on the corresponding row of the pixel 100. Accordingly, row N has the largest settling time constant, whereas row 1 (which is physically closest to the source driver 4) has the fastest. This effect is shown in the examples plotted in FIGS. 3A-3C, which are discussed next. During programming for a particular row, a write transistor 208 (e.g., the transistors 208 in FIG. 2 whose gates are connected to the “WR” line) in that row is turned on so as to connect the respective capacitor 200 of the pixel circuit 10 to the data line 22.



FIG. 3A is an illustrative plot 300 of voltage versus time for programming a pixel 10 showing the settling effects for the pixel in the Nth row in FIG. 2. FIG. 3B is an illustrative plot 302 of voltage versus time for programming a pixel 10 showing the settling effects for the pixel in the ith row in FIG. 2. FIG. 3C is an illustrative plot 304 of voltage versus time for programming a pixel 10 showing the settling effects for the pixel in the 1st row in FIG. 2. In each of FIGS. 3A-3C, a programming voltage VP is applied on the data line 22, while the respective pixel circuits 10 are selected for programming (e.g., by activating the respective “WR” lines for the Nth, ith, and 1st row circuits) and are charged according to the time-dependent parameter 1−exp(−t/RC), where RC is the product of the total effective resistance and capacitance at each pixel circuit 10. Due to the difference in the total effective resistance and capacitance at different points on the data line 22, the 1st row charges the most rapidly, whereas the Nth row charges the slowest. Thus, at the end of the programming duration (“tprog”) the Nth pixel reaches a value VP−ΔVDATA(N), while the ith row reaches a value VP−ΔVDATA(i), and the first row reaches a value VP−ΔVDATA(l). As shown in FIGS. 3A-3C, ΔVDATA(l) is generally a smaller value than ΔVDATA(N). FIGS. 3A-3C also illustrate the settlement time tsettle, which is a time to achieve a voltage on the storage capacitor 200 that is at or near the programmed voltage.


However, the corresponding time constant (e.g., RC value) of each row is not a linear function of the row number (row number is a linear representation for row distance from the source driver 4). Given this phenomenon, variation of fabrication process, which randomly affects RP and CP, along with nonuniformity of the OLED (e.g., the light emitting devices 204) and the drive TFT 202, make it practically impossible to predict the accurate behavior of the data lines 22 and the monitor lines 28.


Thus, propagation delay on the data line 22 introduces an error to the desired voltage level that the storage device 200 in the pixel circuit 10 is programmed to. On the monitor line 28, however, the error is introduced to the current level of the TFT 202 or OLED 204 that is detected by the readout circuit 210 (e.g., such as in the monitoring system 12 of FIG. 1). Note that the readout circuit 210 can be on the same or opposite end of the source driver 4 side of the panel 50.



FIG. 4A is an illustrative plot 400 of current versus time for reading a current using the readout circuit 210 from a pixel 10 programmed with the operating programming duration (timing budget) influenced by settling effects (e.g., the duration tprog). The value of IMON is the current measured via the monitor line 28 (such as extracted via a current comparator that extracts the monitored current based on a comparison between the monitored current and a reference current, for example). Furthermore, in some embodiments, the monitor line 28 is employed to measure a voltage from the pixel circuit 10, such as the OLED 204 operation voltage, in which case the measured value can be VMON, although the functional forms of FIGS. 4A and 4B extend to situations where voltages instead of currents are measured. FIG. 4A thus illustrates that the information extracted via the monitoring system 12 when the pixel circuit 10 is programmed during an interval with duration tprog and measured during an interval with duration tmeas is offset from the ideal monitored value. The ideal monitored value is the value predicted in the absence of line parasitics, and where pixel circuits 10 have no non-uniformities, degradation effects, hysteresis, etc. The amount of the offsets are indicated in FIG. 4A by ΔIDATA(i), ΔIpixel(i), and ΔIMON(i). The value of ΔIDATA(i) corresponds to the value of ΔVDATA(i) due to the parasitic effects of the data line 22 discussed in connection with FIGS. 3A-3C. The value of ΔIMON(i) is the corresponding offset in the monitored current due to the finite line capacitance C and resistance R that causes the current level on the monitor line 28 to adjust over time before settling at a steady value, such as occurs after the duration tsettle. However, due to timing budgets of enhanced resolution displays, tmeas is generally less than tsettle, and therefore parasitic effects can influence the monitoring operation as well the programming operation. In addition, the value of IMON(i) is influenced by the degradation and/or non-uniformity of the pixel circuit in the ith row (e.g., due to threshold voltage or mobility variations, temperature sensitivity, hysteresis, manufacturing effects, etc.), which is indicated by the ΔIpixel(i). Thus, the effect of the propagation delay on the monitoring line can be extracted by comparing the value of IMON(i) after the time tmeas with the value of IMON(i) after the time tsettle, and thereby determine the value of ΔIMON(i).



FIG. 4B is an illustrative plot 402 of current versus time for reading a current from a pixel 10 programmed with an extended programming duration (longer than tmeas) sufficient to avoid settling effects, such as the time tsettle shown in FIG. 3B. In FIG. 4B, the pixel is programmed during an interval with duration tsettle such that the ΔIDATA(i) factor is substantially eliminated from the factors influencing the monitored voltage IMON(i). Comparing the value of IMON(i) while the pixel is programmed with duration tprog (as in FIG. 4A) with the value of IMON(i) while the pixel is programmed with duration tsettle thus allows for determination of the value ΔIDATA(i). Thus, aspects of the present disclosure provide for extracting non-uniformities and/or degradations of pixels 10 in a display 50 while accounting for parasitic effects in the data 22 and/or monitor line 28 that otherwise interfere with measurements of the pixel properties, such as by extending the programming timing budget to avoid propagation delay effects.



FIG. 5 illustrates accumulation of errors due to line propagation during programming and readout and also due to errors from pixel degradation. FIG. 5 illustrates a sequence 500 of errors introduced along the signal path between programming through the data line 22 and readout of a pixel 10 through a monitor line 28. The source driver provides the desired signal level to the data line 22 to program a pixel 10 (502). Due to the limited available row-time during a program signal path 512, the voltage signal from the data line 22 does not completely settle at the pixel end (504). Consequently, the signal level that is sampled on storage device 200 (CS) of the pixel 10 of interest is deviated from its nominal value. The pixel 10 itself introduces an error to the signal path 514 due to aging and random process variations of pixel devices 202, 204 (506). When the pixel 10 is accessed for readout through the monitor line 28, the delay of monitor line 28 within a row time also introduces an error to the extracted data (508). Thus, the accumulation of errors shown in FIG. 5 corresponds to the readout level at time tmeas shown in FIG. 4A (510).


If the allocated time for readout is stretched or extended (e.g., to the duration tsettle), the amplitude of error can be detected by comparing the readout signal level (e.g., extracted from the readout circuit 210) to the signal level that is detected within the duration of a row time (e.g., the duration tprog). The error introduced by the data line 22 propagation delay can be detected indirectly by stretching or extending the programming timing budget (e.g., to the duration tsettle) and observing the effect in the readout signal level (such as, for example, the scheme discussed in connection with FIG. 4B) using the readout circuit 210.



FIG. 6 illustrates an operation sequence 600 where startup calibration data is utilized to characterize the monitor line 28 effects (602). To calibrate for the monitor line 28 delay effect, such delay can be extracted as follows. Few (but not necessarily all) pixels 10 at different positions in the columns are measured with a long enough time to avoid the settling issue referred to above (e.g., tsettle). Then, the currents drawn by those pixels 10 are measured (calibrated) within the required timing. The comparison of the two values for each pixel 10 provides the delay element associated with the monitor line 28 for the pixel 10 in that row. Using the extracted delays, the delay element is calculated for each pixel 10 in the column. Other columns in the display 50 can also be measured similarly.


The extracted delay shows itself as a gain in the pixel current detected by the measurement unit. To correct for this effect, the reference current can be scaled or the extracted calibration value for the pixel can be scaled accordingly, to account for the gain factor.


In FIG. 6, the delay caused by the monitor line 28 can be extracted as follows. The programming data put by the source driver 4 onto the data line 22 is calibrated for data line error and pixel non-uniformity (602). During programming of the pixels 10, the data line 22 introduces an error, e.g., ΔIDATA shown in FIG. 4A) (604), and the random pixel non-uniformity discussed above contributes an error as well, e.g., ΔIpixel shown in FIG. 4A) (606). When programming completes and the monitor line 28 is activated to read the current from the pixel circuit 10, the monitor line 28 introduces an error (e.g., ΔIMON shown in FIG. 4A) (608), and the accumulation of these three types of errors (ΔIDATA, ΔIpixel, and ΔIMON) is present in the signals from the pixel circuit 10 monitored by the readout circuit 210 (610).



FIG. 7 illustrates an operation sequence where real-time measurements are utilized to provide calibration of pixel aging. The monitor line 28 error from FIG. 6 is used as a feedback to adjust an aging and hysteresis compensation before programming the pixels 10. In the system 700 shown in FIG. 7, the delays due to both the data line 22 and the monitor lines 28 are characterized and accounted for. The outputs from the monitoring system 12 are compensated and passed to the controller 2 (or the controller 2 performs any compensation after receiving the outputs), which dynamically determines, based on the output from the monitoring system 12, any adjustments to programming voltages for an incoming source of video or still display data to account for the determined time-dependent characteristics of the display 50. Aging and hysteresis of the display data are compensated (702), and the programming data for the pixels 10 is calibrated to account for both data 22 line error and pixel non-uniformity (704). During programming, the data line 22 introduces an error as described above (e.g., ΔIDATA shown in FIG. 4A) (706), and pixel aging, hysteresis, and non-uniformity (e.g., ΔIpixel shown in FIG. 4A) further degrades the current measurement reading of the pixel circuit 10 (708). The monitor line 28 introduces an error (e.g., ΔIMON shown in FIG. 4A) (710), and the resultant signal with the accumulation of errors (contributed by ΔIDATA, ΔIpixel, and ΔIMON) is read by the readout circuit 210 (712) at the time tmeas shown in FIG. 4A. The monitoring system 12 compensates for the delay in the monitor line 28 (714) as a feedback to compensating for the aging and hysteresis.



FIG. 8 illustrates an operation sequence 800 for isolating the initial errors in the programming path early in the operating lifetime of a display. In order to characterize the propagation delay of the data lines 22 and monitor lines 28, the programming error and the readout error are isolated as illustrated in FIG. 8. The error contributed by the propagation delay of the data line 22 (ΔIDATA) and the error introduced by the initial non-uniformity of the panel (ΔIpixel) can be lumped together and be considered as one source of error.


The lumped programming error is characterized by running an initial (factory) calibration at the beginning of the panel life-time, i.e. before the panel 50 is aged. At that stage in the life-time of the panel, the effects of time-dependent pixel degradation are minimal, but pixel non-uniformity (due to manufacturing processes, panel layout characteristics, etc.) can still be characterized as part of the initial lumped programming errors.


In some examples, the timing budget allocated for avoiding the settling effects can be set to different values depending on the row of the display. For example, the value of tsettle referred to in reference to FIGS. 3A-3C as the duration required to provide a programming voltage substantially not influenced by the propagation delay effects can be set to a smaller duration for the first row than the Nth row, because the settling time constant (e.g., the product of the effective resistance and effective capacitance) is generally greater at higher row numbers from the source driver. In another example, the value of tsettle referred to in reference to FIGS. 4A-4B as the duration required to read out or measure a current on the monitor line 28 that is substantially not influenced by the propagation delay effects can be set to a smaller duration for the 1st row than the Nth row, because the settling time constant (e.g., the product of the effective resistance and effective capacitance) is generally greater at higher row numbers from the row closest to the current monitoring system 12.



FIG. 9 provides an exemplary graph of readout time durations required to substantially avoid settling effects for each row in a display having 1024 rows. In the exemplary graph of FIG. 9, the circles indicate measured and/or simulated points for a subset of rows in the display (for example, pixels in rows 1, 101, 201, 301, 401, 501, 601, 701, 801, 901, and 1001 can be sampled to provide a representative subset of pixels across the entire display 50). Once the timing budget to avoid settling for the pixels in the representative subset is extracted, the timing budgets of the remaining rows can be calculated from the values for the subset (e.g., interpolated). As shown in FIG. 2, the effective resistance (R) and effective capacitance (C) of the monitor (data) line 22, 28 is approximately linearly related to row number from the current monitoring system 12 (source driver 4) as the resistance and capacitance of the lines can be approximately modeled as a series of series connected resistors and parallel connected capacitors. Thus, if a pixel is located in a row further from the current monitoring system 12, more time can be allocated for readout measurements (monitoring timing budget) to avoid settling effects than for a pixel located closer to the current monitoring system 12.


As shown in FIG. 9, the rows nearest the current monitoring system 12 (e.g., rows 1-100) are relatively unaffected by the settling effects and accordingly require comparatively low readout or monitoring timing budgets to substantially avoid settling effects. At intermediate rows (e.g., rows 200-400) the required monitoring timing budget is relatively sensitive to row number as the settling effects due to the effective resistance and capacitance across the rows of the display become significant and relative changes (e.g., from 200 to 400) translate to relatively large comparative differences in the settling constant. By contrast, the rows furthest from the current monitoring system 12 (e.g., rows 900-1000) require still more time (i.e., a greater monitoring timing budget) to avoid the settling effects, but are comparatively insensitive to row number as the effective resistance (R) and capacitance (C) is dominated by the accumulated resistance and capacitance and incremental changes (e.g., from 800 to 1000) do not translate to large comparative differences in the settling constant.


Thus, some embodiments employ differential or varied timing budgets that are specific to each row, rather than providing a constant or fixed timing budget of for example, 3 or 4 microseconds, which would be sufficient to avoid settling effects at all rows. By providing differential or adjustable timing budgets on a row-by-row basis or a subset of rows basis, the overall processing time for calibration, whether during initial factory calibration of the signal lines and/or initial pixel non-uniformities or during calibration of the monitor line effects, is significantly reduced, thereby providing greater processing and/or operating efficiency.


Thus some embodiments generally provide for reducing the effects of settling time by allocating readout or monitoring timing and/or programming timing budgets to the pixels 10 according to their position in a column (e.g., according to their row number and/or physical distance from the monitor and/or source driver 4, 12). The schemes described above can be employed to extract the line propagation delay settling characteristics by comparing measurements during typical programming budgets with measurements during timing budgets sufficient for each row to achieve settling (and the timing can be set according to pixel position). Furthermore, according to the line settling characteristics, the readout (or monitoring) time can be extracted for each pixel 10.



FIG. 10 is a flowchart 1000 of an exemplary embodiment for extracting the propagation delay effects on the monitoring line 28. A representative subset of pixels is programmed and the currents through those pixels are monitored via the monitor line 28. The measurements are taken during periods (fixed or varied monitoring timing budget) with a duration (or durations) sufficient to avoid settling effects on the monitoring line 28 (e.g., tsettle) (1002). The periods can have durations set according to row position of the measured pixel as described generally in connection with FIG. 9. The subset of pixels is then programmed with the same values and the currents through those pixels are monitored via the monitor line 28, but with durations (timing budgets) typically afforded for feedback measurements, rather than durations like tsettle sufficient to avoid settling effects (1004). The two measurements are compared to extract the effect of the propagation delay effect on the monitoring line 28 (column) (1006). In some examples, the ratio of the two current measurements can be determined to provide a gain factor for use in scaling future current measurements. Because the propagation effects generally vary across the panel 50 in a predictable manner according to the effective resistance and capacitance of the monitor line 28 at each pixel readout location, which generally accumulates linearly with increasing row separation from the monitor, the effective propagation delay is calculated (e.g., interpolated) from the representative subset.



FIG. 11 is a flowchart 1100 of an embodiment for extracting the propagation delay effects on the signal line (e.g., the signal line or path comprising the data line 22, the pixel circuit 10, and the monitoring line 28). A representative subset of pixels is programmed with programming intervals or timing budgets sufficient to avoid settling effects (1102), and the currents through those subset of pixels are monitored via the monitoring line 28 by the readout circuit 210 (1104). The programming intervals or timing budgets can each be set according to the respective row position of the programmed pixels, such that the programming intervals vary as a function of the physical distance of the pixel 10 from the readout circuit 210. The measurements are taken during periods (fixed or varied monitoring timing budget) with a duration (or durations) sufficient to avoid settling effects on the monitoring line 28 (1104). The periods or timing budgets can have durations set according to row position of the measured pixel as described generally in connection with FIG. 9. The offset, if any, from the predicted ideal current value corresponding to the provided programming value is not due to propagation delay effects in either the signal line or the monitoring line and therefore indicates pixel non-uniformity effects (e.g., drive transistor non-uniformities, threshold voltage shift, mobility variations, such as due to temperature, mechanical stress, etc.).


The subset of pixels is then programmed according to the same programming values, but during programming intervals equal to a typical programming timing budget (1106). The currents through the subset of pixels are then measured via the monitor line 28 by the readout circuit 210, again during duration(s) (fixed or varied monitoring timing budgets) sufficient to avoid settling effects (1108). The two measurements are compared to extract the propagation delay effect on the signal line (1110). In some examples, the extracted propagation delay effects for the subset of pixels are used to calculate the propagation delay effects for the subset of pixels at each row based on the respective measurements of each of the subset of pixels (1112). In some examples, the measurement scheme 1100 is repeated for each pixel in the display to detect non-uniformities across the display 50. In some examples, the extraction of the propagation delay effects on the signal line 22, 10, 28 can be performed during an initial factory calibration, and the information can be stored (in the memory 6, for example) for use in future operation of the display 50.


In some examples, the readout operations to extract pixel aging information, for example, can be employed during non-active frame times. For example, readout can be provided during black frames (e.g., reset frames, blanking frames, etc.) inserted between active frames to increase motion perception (by decrease blurring), during display standby times while the display is not driven to display an image, during initial startup and/or turn off sequences for the display, etc.


While the driving circuits illustrated in FIG. 2 are illustrated with n-type transistors, which can be thin-film transistors and can be formed from amorphous silicon, the driving circuit illustrated in FIG. 2 can be extended to a complementary circuit having one or more p-type transistors and having transistors other than thin film transistors.


Circuits disclosed herein generally refer to circuit components being connected or coupled to one another. In many instances, the connections referred to are made via direct connections, i.e., with no circuit elements between the connection points other than conductive lines. Although not always explicitly mentioned, such connections can be made by conductive channels defined on substrates of a display panel such as by conductive transparent oxides deposited between the various connection points. Indium tin oxide is one such conductive transparent oxide. In some instances, the components that are coupled and/or connected may be coupled via capacitive coupling between the points of connection, such that the points of connection are connected in series through a capacitive element. While not directly connected, such capacitively coupled connections still allow the points of connection to influence one another via changes in voltage which are reflected at the other point of connection via the capacitive coupling effects and without a DC bias.


Furthermore, in some instances, the various connections and couplings described herein can be achieved through non-direct connections, with another circuit element between the two points of connection. Generally, the one or more circuit element disposed between the points of connection can be a diode, a resistor, a transistor, a switch, etc. Where connections are non-direct, the voltage and/or current between the two points of connection are sufficiently related, via the connecting circuit elements, to be related such that the two points of connection can influence each another (via voltage changes, current changes, etc.) while still achieving substantially the same functions as described herein. In some examples, voltages and/or current levels may be adjusted to account for additional circuit elements providing non-direct connections, as can be appreciated by individuals skilled in the art of circuit design.


Two or more computing systems or devices may be substituted for any one of the controllers described herein (e.g., the controller 2 of FIG. 1). Accordingly, principles and advantages of distributed processing, such as redundancy, replication, and the like, also can be implemented, as desired, to increase the robustness and performance of controllers described herein.


The operation of the example determination methods and processes described herein may be performed by machine readable instructions. In these examples, the machine readable instructions comprise an algorithm for execution by: (a) a processor, (b) a controller, such as the controller 2, and/or (c) one or more other suitable processing device(s). The algorithm may be embodied in software stored on tangible media such as, for example, a flash memory, a CD-ROM, a floppy disk, a hard drive, a digital video (versatile) disk (DVD), or other memory devices, but persons of ordinary skill in the art will readily appreciate that the entire algorithm and/or parts thereof could alternatively be executed by a device other than a processor and/or embodied in firmware or dedicated hardware in a well known manner (e.g., it may be implemented by an application specific integrated circuit (ASIC), a programmable logic device (PLD), a field programmable logic device (FPLD), a field programmable gate array (FPGA), discrete logic, etc.). For example, any or all of the components of the baseline data determination methods could be implemented by software, hardware, and/or firmware. Also, some or all of the machine readable instructions represented may be implemented manually.


While particular embodiments and applications of the present disclosure have been illustrated and described, it is to be understood that the disclosure is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of the invention as defined in the appended claims.

Claims
  • 1. A method of extracting a propagation delay effect in a display system having a pixel circuit to allow the pixel circuit sufficient time during a programming budget to settle, the pixel circuit having a light emitting device driven by a driving transistor, the pixel circuit connected to a signal line for providing programming information to the pixel circuit for influencing the current through the driving transistor and a monitor line for measuring current levels through at least the driving transistor, the method comprising: first programming the pixel circuit with a first time duration sufficient to avoid settling effects on the signal line;responsive to the first programming, measuring, from the monitor line, a current from the pixel circuit to produce a first measurement;second programming the pixel circuit with a second time duration different from the first time duration;responsive to the second programming, measuring, from the monitor line, a current from the pixel circuit to produce a second measurement;comparing the first measurement and the second measurement to extract a propagation delay effect on the signal line; andstoring a representation of the extracted propagation delay effect in a memory device.
  • 2. The method of claim 1, further comprising using the propagation delay as a feedback for compensating for aging of the pixel circuit and hysteresis.
  • 3. The method of claim 1, wherein the extracting the propagation delay effect on the signal line is carried out during an initial factory calibration and used in future operation of the display system.
  • 4. The method of claim 1, further comprising calibrating the measured current using the extracted propagation delay effect.
  • 5. The method of claim 1, further comprising calibrating the programming information for the pixel circuit to account for at least the extracted propagation delay effect.
  • 6. The method of claim 5, wherein the calibration accounts for at least the extracted propagation delay effect and at least one of pixel non-uniformity or hysteresis.
  • 7. The method of claim 5, wherein the first time duration or the second time duration varies as a function of a physical distance of the pixel circuit from a readout circuit that carries out the measuring.
  • 8. The method of claim 5, wherein the first time duration or the second time duration is a function of a row position of the pixel circuit in the display system.
  • 9. The method of claim 5, further comprising determining a pixel non-uniformity effect using the extracted propagation delay effect.
  • 10. The method of claim 5, further comprising extracting aging information associated with the pixel circuit during non-active frame times.
  • 11. The method of claim 10, wherein the non-active frame times include a reset frame, a blanking frame, or during a display standby time.
CROSS REFERENCE TO RELATED APPLICATION

This application is a continuation of U.S. patent application Ser. No. 13/800,153, filed Mar. 13, 2013, now allowed, which claims the benefit of U.S. Provisional Patent Application No. 61/650,996, filed May 23, 2012, entitled “Display Systems with Compensation for Line Propagation Display” and U.S. Provisional Patent Application No. 61/659,399, filed Jun. 13, 2012, entitled “Display Systems with Compensation for Line Propagation Display” all of which are hereby incorporated by reference in their entireties.

US Referenced Citations (421)
Number Name Date Kind
3506851 Polkinghorn et al. Apr 1970 A
3774055 Bapat et al. Nov 1973 A
4090096 Nagami May 1978 A
4160934 Kirsch Jul 1979 A
4354162 Wright Oct 1982 A
4943956 Noro Jul 1990 A
4996523 Bell et al. Feb 1991 A
5153420 Hack et al. Oct 1992 A
5198803 Shie et al. Mar 1993 A
5204661 Hack et al. Apr 1993 A
5266515 Robb et al. Nov 1993 A
5489918 Mosier Feb 1996 A
5498880 Lee et al. Mar 1996 A
5572444 Lentz et al. Nov 1996 A
5589847 Lewis Dec 1996 A
5619033 Weisfield Apr 1997 A
5648276 Hara et al. Jul 1997 A
5670973 Bassetti et al. Sep 1997 A
5691783 Numao et al. Nov 1997 A
5714968 Ikeda Feb 1998 A
5723950 Wei et al. Mar 1998 A
5744824 Kousai et al. Apr 1998 A
5745660 Kolpatzik et al. Apr 1998 A
5748160 Shieh et al. May 1998 A
5815303 Berlin Sep 1998 A
5870071 Kawahata Feb 1999 A
5874803 Garbuzov et al. Feb 1999 A
5880582 Sawada Mar 1999 A
5903248 Irwin May 1999 A
5917280 Burrows et al. Jun 1999 A
5923794 McGrath et al. Jul 1999 A
5945972 Okumura et al. Aug 1999 A
5949398 Kim Sep 1999 A
5952789 Stewart et al. Sep 1999 A
5952991 Akiyama et al. Sep 1999 A
5982104 Sasaki et al. Nov 1999 A
5990629 Yamada et al. Nov 1999 A
6023259 Howard et al. Feb 2000 A
6069365 Chow et al. May 2000 A
6091203 Kawashima et al. Jul 2000 A
6097360 Holloman Aug 2000 A
6144222 Ho Nov 2000 A
6177915 Beeteson et al. Jan 2001 B1
6229506 Dawson et al. May 2001 B1
6229508 Kane May 2001 B1
6246180 Nishigaki Jun 2001 B1
6252248 Sano et al. Jun 2001 B1
6259424 Kurogane Jul 2001 B1
6262589 Tamukai Jul 2001 B1
6271825 Greene et al. Aug 2001 B1
6288696 Holloman Sep 2001 B1
6304039 Appelberg et al. Oct 2001 B1
6307322 Dawson et al. Oct 2001 B1
6310962 Chung et al. Oct 2001 B1
6320325 Cok et al. Nov 2001 B1
6323631 Juang Nov 2001 B1
6356029 Hunter Mar 2002 B1
6373454 Knapp et al. Apr 2002 B1
6392617 Gleason May 2002 B1
6414661 Shen et al. Jul 2002 B1
6417825 Stewart et al. Jul 2002 B1
6433488 Bu Aug 2002 B1
6437106 Stoner et al. Aug 2002 B1
6445369 Yang et al. Sep 2002 B1
6475845 Kimura Nov 2002 B2
6501098 Yamazaki Dec 2002 B2
6501466 Yamagishi et al. Dec 2002 B1
6522315 Ozawa et al. Feb 2003 B2
6525683 Gu Feb 2003 B1
6531827 Kawashima Mar 2003 B2
6542138 Shannon et al. Apr 2003 B1
6580408 Bae et al. Jun 2003 B1
6580657 Sanford et al. Jun 2003 B2
6583398 Harkin Jun 2003 B2
6583775 Sekiya et al. Jun 2003 B1
6594606 Everitt Jul 2003 B2
6618030 Kane et al. Sep 2003 B2
6639244 Yamazaki et al. Oct 2003 B1
6668645 Gilmour et al. Dec 2003 B1
6677713 Sung Jan 2004 B1
6680580 Sung Jan 2004 B1
6687266 Ma et al. Feb 2004 B1
6690000 Muramatsu et al. Feb 2004 B1
6690344 Takeuchi et al. Feb 2004 B1
6693388 Oomura Feb 2004 B2
6693610 Shannon et al. Feb 2004 B2
6697057 Koyama et al. Feb 2004 B2
6720942 Lee et al. Apr 2004 B2
6724151 Yoo Apr 2004 B2
6734636 Sanford et al. May 2004 B2
6738034 Kaneko et al. May 2004 B2
6738035 Fan May 2004 B1
6753655 Shih et al. Jun 2004 B2
6753834 Mikami et al. Jun 2004 B2
6756741 Li Jun 2004 B2
6756952 Decaux et al. Jun 2004 B1
6756985 Hirotsune et al. Jun 2004 B1
6771028 Winters Aug 2004 B1
6777712 Sanford et al. Aug 2004 B2
6777888 Kondo Aug 2004 B2
6781567 Kimura Aug 2004 B2
6806497 Jo Oct 2004 B2
6806638 Lih et al. Oct 2004 B2
6806857 Sempel et al. Oct 2004 B2
6809706 Shimoda Oct 2004 B2
6815975 Nara et al. Nov 2004 B2
6828950 Koyama Dec 2004 B2
6853371 Miyajima et al. Feb 2005 B2
6859193 Yumoto Feb 2005 B1
6873117 Ishizuka Mar 2005 B2
6876346 Anzai et al. Apr 2005 B2
6885356 Hashimoto Apr 2005 B2
6900485 Lee May 2005 B2
6903734 Eu Jun 2005 B2
6909243 Inukai Jun 2005 B2
6909419 Zavracky et al. Jun 2005 B2
6911960 Yokoyama Jun 2005 B1
6911964 Lee et al. Jun 2005 B2
6914448 Jinno Jul 2005 B2
6919871 Kwon Jul 2005 B2
6924602 Komiya Aug 2005 B2
6937215 Lo Aug 2005 B2
6937220 Kitaura et al. Aug 2005 B2
6940214 Komiya et al. Sep 2005 B1
6943500 LeChevalier Sep 2005 B2
6947022 McCartney Sep 2005 B2
6954194 Matsumoto et al. Oct 2005 B2
6956547 Bae et al. Oct 2005 B2
6975142 Azami et al. Dec 2005 B2
6975332 Arnold et al. Dec 2005 B2
6995510 Murakami et al. Feb 2006 B2
6995519 Arnold et al. Feb 2006 B2
7023408 Chen et al. Apr 2006 B2
7027015 Booth, Jr. et al. Apr 2006 B2
7027078 Reihl Apr 2006 B2
7034793 Sekiya et al. Apr 2006 B2
7038392 Libsch et al. May 2006 B2
7057359 Hung et al. Jun 2006 B2
7061451 Kimura Jun 2006 B2
7064733 Cok et al. Jun 2006 B2
7071932 Libsch et al. Jul 2006 B2
7088051 Cok Aug 2006 B1
7088052 Kimura Aug 2006 B2
7102378 Kuo et al. Sep 2006 B2
7106285 Naugler Sep 2006 B2
7112820 Chang et al. Sep 2006 B2
7116058 Lo et al. Oct 2006 B2
7119493 Fryer et al. Oct 2006 B2
7122835 Ikeda et al. Oct 2006 B1
7127380 Iverson et al. Oct 2006 B1
7129914 Knapp et al. Oct 2006 B2
7164417 Cok Jan 2007 B2
7193589 Yoshida et al. Mar 2007 B2
7224332 Cok May 2007 B2
7227519 Kawase et al. Jun 2007 B1
7245277 Ishizuka Jul 2007 B2
7248236 Nathan et al. Jul 2007 B2
7262753 Tanghe et al. Aug 2007 B2
7274363 Ishizuka et al. Sep 2007 B2
7310092 Kimura Dec 2007 B2
7315295 Kimura Jan 2008 B2
7321348 Cok et al. Jan 2008 B2
7339560 Sun Mar 2008 B2
7355574 Leon et al. Apr 2008 B1
7358941 Ono et al. Apr 2008 B2
7368868 Sakamoto May 2008 B2
7411571 Huh Aug 2008 B2
7414600 Nathan et al. Aug 2008 B2
7423617 Giraldo et al. Sep 2008 B2
7474285 Kimura Jan 2009 B2
7502000 Yuki et al. Mar 2009 B2
7528812 Tsuge et al. May 2009 B2
7535449 Miyazawa May 2009 B2
7554512 Steer Jun 2009 B2
7569849 Nathan et al. Aug 2009 B2
7576718 Miyazawa Aug 2009 B2
7580012 Kim et al. Aug 2009 B2
7589707 Chou Sep 2009 B2
7609239 Chang Oct 2009 B2
7619594 Hu Nov 2009 B2
7619597 Nathan et al. Nov 2009 B2
7633470 Kane Dec 2009 B2
7656370 Schneider et al. Feb 2010 B2
7800558 Routley et al. Sep 2010 B2
7847764 Cok et al. Dec 2010 B2
7859492 Kohno Dec 2010 B2
7868859 Tomida et al. Jan 2011 B2
7876294 Sasaki et al. Jan 2011 B2
7924249 Nathan et al. Apr 2011 B2
7932883 Klompenhouwer et al. Apr 2011 B2
7969390 Yoshida Jun 2011 B2
7978187 Nathan et al. Jul 2011 B2
7994712 Sung et al. Aug 2011 B2
8026876 Nathan et al. Sep 2011 B2
8049420 Tamura et al. Nov 2011 B2
8077123 Naugler, Jr. Dec 2011 B2
8115707 Nathan et al. Feb 2012 B2
8223177 Nathan et al. Jul 2012 B2
8232939 Nathan et al. Jul 2012 B2
8259044 Nathan et al. Sep 2012 B2
8264431 Bulovic et al. Sep 2012 B2
8279143 Nathan et al. Oct 2012 B2
8339386 Leon et al. Dec 2012 B2
20010002703 Koyama Jun 2001 A1
20010009283 Arao et al. Jul 2001 A1
20010024181 Kubota Sep 2001 A1
20010024186 Kane et al. Sep 2001 A1
20010026257 Kimura Oct 2001 A1
20010030323 Ikeda Oct 2001 A1
20010040541 Yoneda et al. Nov 2001 A1
20010043173 Troutman Nov 2001 A1
20010045929 Prache Nov 2001 A1
20010052606 Sempel et al. Dec 2001 A1
20010052940 Hagihara et al. Dec 2001 A1
20020000576 Inukai Jan 2002 A1
20020011796 Koyama Jan 2002 A1
20020011799 Kimura Jan 2002 A1
20020012057 Kimura Jan 2002 A1
20020014851 Tai et al. Feb 2002 A1
20020018034 Ohki et al. Feb 2002 A1
20020030190 Ohtani et al. Mar 2002 A1
20020047565 Nara et al. Apr 2002 A1
20020052086 Maeda May 2002 A1
20020067134 Kawashima Jun 2002 A1
20020084463 Sanford et al. Jul 2002 A1
20020101172 Bu Aug 2002 A1
20020105279 Kimura Aug 2002 A1
20020117722 Osada et al. Aug 2002 A1
20020122308 Ikeda Sep 2002 A1
20020158587 Komiya Oct 2002 A1
20020158666 Azami et al. Oct 2002 A1
20020158823 Zavracky et al. Oct 2002 A1
20020167474 Everitt Nov 2002 A1
20020180369 Koyama Dec 2002 A1
20020180721 Kimura et al. Dec 2002 A1
20020186214 Siwinski Dec 2002 A1
20020190924 Asano et al. Dec 2002 A1
20020190971 Nakamura et al. Dec 2002 A1
20020195967 Kim et al. Dec 2002 A1
20020195968 Sanford et al. Dec 2002 A1
20030020413 Oomura Jan 2003 A1
20030030603 Shimoda Feb 2003 A1
20030043088 Booth et al. Mar 2003 A1
20030057895 Kimura Mar 2003 A1
20030058226 Bertram et al. Mar 2003 A1
20030062524 Kimura Apr 2003 A1
20030063081 Kimura et al. Apr 2003 A1
20030071821 Sundahl et al. Apr 2003 A1
20030076048 Rutherford Apr 2003 A1
20030090447 Kimura May 2003 A1
20030090481 Kimura May 2003 A1
20030107560 Yumoto et al. Jun 2003 A1
20030111966 Mikami et al. Jun 2003 A1
20030122745 Miyazawa Jul 2003 A1
20030122813 Ishizuki et al. Jul 2003 A1
20030142088 LeChevalier Jul 2003 A1
20030151569 Lee et al. Aug 2003 A1
20030156101 Le Chevalier Aug 2003 A1
20030174152 Noguchi Sep 2003 A1
20030179626 Sanford et al. Sep 2003 A1
20030197663 Lee et al. Oct 2003 A1
20030210256 Mori et al. Nov 2003 A1
20030230141 Gilmour et al. Dec 2003 A1
20030230980 Forrest et al. Dec 2003 A1
20030231148 Lin et al. Dec 2003 A1
20040032382 Cok et al. Feb 2004 A1
20040066357 Kawasaki Apr 2004 A1
20040070557 Asano et al. Apr 2004 A1
20040070565 Nayar et al. Apr 2004 A1
20040090186 Kanauchi et al. May 2004 A1
20040090400 Yoo May 2004 A1
20040095297 Libsch et al. May 2004 A1
20040100427 Miyazawa May 2004 A1
20040108518 Jo Jun 2004 A1
20040135749 Kondakov et al. Jul 2004 A1
20040145547 Oh Jul 2004 A1
20040150592 Mizukoshi et al. Aug 2004 A1
20040150594 Koyama et al. Aug 2004 A1
20040150595 Kasai Aug 2004 A1
20040155841 Kasai Aug 2004 A1
20040174347 Sun et al. Sep 2004 A1
20040174354 Ono et al. Sep 2004 A1
20040178743 Miller et al. Sep 2004 A1
20040183759 Stevenson et al. Sep 2004 A1
20040189627 Shirasaki et al. Sep 2004 A1
20040196275 Hattori Oct 2004 A1
20040207615 Yumoto Oct 2004 A1
20040239596 Ono et al. Dec 2004 A1
20040252089 Ono et al. Dec 2004 A1
20040257313 Kawashima et al. Dec 2004 A1
20040257353 Imamura et al. Dec 2004 A1
20040257355 Naugler Dec 2004 A1
20040263437 Hattori Dec 2004 A1
20040263444 Kimura Dec 2004 A1
20040263445 Inukai et al. Dec 2004 A1
20040263541 Takeuchi et al. Dec 2004 A1
20050007355 Miura Jan 2005 A1
20050007357 Yamashita et al. Jan 2005 A1
20050017650 Fryer et al. Jan 2005 A1
20050024081 Kuo et al. Feb 2005 A1
20050024393 Kondo et al. Feb 2005 A1
20050030267 Tanghe et al. Feb 2005 A1
20050057580 Yamano et al. Mar 2005 A1
20050067970 Libsch et al. Mar 2005 A1
20050067971 Kane Mar 2005 A1
20050068270 Awakura Mar 2005 A1
20050068275 Kane Mar 2005 A1
20050073264 Matsumoto Apr 2005 A1
20050083323 Suzuki et al. Apr 2005 A1
20050088103 Kageyama et al. Apr 2005 A1
20050110420 Arnold et al. May 2005 A1
20050110807 Chang May 2005 A1
20050140598 Kim et al. Jun 2005 A1
20050140610 Smith et al. Jun 2005 A1
20050145891 Abe Jul 2005 A1
20050156831 Yamazaki et al. Jul 2005 A1
20050168416 Hashimoto et al. Aug 2005 A1
20050179626 Yuki et al. Aug 2005 A1
20050179628 Kimura Aug 2005 A1
20050185200 Tobol Aug 2005 A1
20050200575 Kim et al. Sep 2005 A1
20050206590 Sasaki et al. Sep 2005 A1
20050219184 Zehner et al. Oct 2005 A1
20050248515 Naugler et al. Nov 2005 A1
20050269959 Uchino et al. Dec 2005 A1
20050269960 Ono et al. Dec 2005 A1
20050280615 Cok et al. Dec 2005 A1
20050280766 Johnson et al. Dec 2005 A1
20050285822 Reddy et al. Dec 2005 A1
20050285825 Eom et al. Dec 2005 A1
20060001613 Routley et al. Jan 2006 A1
20060007072 Choi et al. Jan 2006 A1
20060012310 Chen et al. Jan 2006 A1
20060012311 Ogawa Jan 2006 A1
20060027807 Nathan et al. Feb 2006 A1
20060030084 Young Feb 2006 A1
20060038758 Routley et al. Feb 2006 A1
20060038762 Chou Feb 2006 A1
20060066533 Sato et al. Mar 2006 A1
20060077135 Cok et al. Apr 2006 A1
20060082523 Guo et al. Apr 2006 A1
20060092185 Jo et al. May 2006 A1
20060097628 Suh et al. May 2006 A1
20060097631 Lee May 2006 A1
20060103611 Choi May 2006 A1
20060149493 Sambandan et al. Jul 2006 A1
20060170623 Naugler, Jr. et al. Aug 2006 A1
20060176250 Nathan et al. Aug 2006 A1
20060208961 Nathan et al. Sep 2006 A1
20060232522 Roy et al. Oct 2006 A1
20060244697 Lee et al. Nov 2006 A1
20060261841 Fish Nov 2006 A1
20060273997 Nathan et al. Dec 2006 A1
20060284801 Yoon et al. Dec 2006 A1
20060284895 Marcu et al. Dec 2006 A1
20060290618 Goto Dec 2006 A1
20070001937 Park et al. Jan 2007 A1
20070001939 Hashimoto et al. Jan 2007 A1
20070008268 Park et al. Jan 2007 A1
20070008297 Bassetti Jan 2007 A1
20070057873 Uchino et al. Mar 2007 A1
20070069998 Naugler et al. Mar 2007 A1
20070075727 Nakano et al. Apr 2007 A1
20070076226 Klompenhouwer et al. Apr 2007 A1
20070080905 Takahara Apr 2007 A1
20070080906 Tanabe Apr 2007 A1
20070080908 Nathan et al. Apr 2007 A1
20070097038 Yamazaki et al. May 2007 A1
20070097041 Park et al. May 2007 A1
20070103419 Uchino et al. May 2007 A1
20070115221 Buchhauser et al. May 2007 A1
20070182671 Nathan et al. Aug 2007 A1
20070236517 Kimpe Oct 2007 A1
20070241999 Lin Oct 2007 A1
20070273294 Nagayama Nov 2007 A1
20070285359 Ono Dec 2007 A1
20070290958 Cok Dec 2007 A1
20070296672 Kim et al. Dec 2007 A1
20080001525 Chao et al. Jan 2008 A1
20080001544 Murakami et al. Jan 2008 A1
20080036708 Shirasaki Feb 2008 A1
20080042942 Takahashi Feb 2008 A1
20080042948 Yamashita et al. Feb 2008 A1
20080048951 Naugler, Jr. et al. Feb 2008 A1
20080055209 Cok Mar 2008 A1
20080074413 Ogura Mar 2008 A1
20080088549 Nathan et al. Apr 2008 A1
20080088648 Nathan et al. Apr 2008 A1
20080117144 Nakano et al. May 2008 A1
20080150847 Kim et al. Jun 2008 A1
20080231558 Naugler Sep 2008 A1
20080231562 Kwon Sep 2008 A1
20080252571 Hente et al. Oct 2008 A1
20080290805 Yamada et al. Nov 2008 A1
20080297055 Miyake et al. Dec 2008 A1
20090058772 Lee Mar 2009 A1
20090160743 Tomida et al. Jun 2009 A1
20090174628 Wang et al. Jul 2009 A1
20090184901 Kwon Jul 2009 A1
20090195483 Naugler, Jr. et al. Aug 2009 A1
20090201281 Routley et al. Aug 2009 A1
20090213046 Nam Aug 2009 A1
20100004891 Ahlers et al. Jan 2010 A1
20100026725 Smith Feb 2010 A1
20100060911 Marcu et al. Mar 2010 A1
20100165002 Ahn Jul 2010 A1
20100194670 Cok Aug 2010 A1
20100207960 Kimpe et al. Aug 2010 A1
20100277400 Jeong Nov 2010 A1
20100315319 Cok et al. Dec 2010 A1
20110069051 Nakamura et al. Mar 2011 A1
20110069089 Kopf et al. Mar 2011 A1
20110074750 Leon et al. Mar 2011 A1
20110149166 Botzas et al. Jun 2011 A1
20110227964 Chaji et al. Sep 2011 A1
20110293480 Mueller Dec 2011 A1
20120056558 Toshiya et al. Mar 2012 A1
20120062565 Fuchs et al. Mar 2012 A1
20120299978 Chaji Nov 2012 A1
20130027381 Nathan et al. Jan 2013 A1
20130057595 Nathan et al. Mar 2013 A1
Foreign Referenced Citations (106)
Number Date Country
1 294 034 Jan 1992 CA
2 109 951 Nov 1992 CA
2 249 592 Jul 1998 CA
2 368 386 Sep 1999 CA
2 242 720 Jan 2000 CA
2 354 018 Jun 2000 CA
2 432 530 Jul 2002 CA
2 436 451 Aug 2002 CA
2 438 577 Aug 2002 CA
2 463 653 Jan 2004 CA
2 498 136 Mar 2004 CA
2 522 396 Nov 2004 CA
2 443 206 Mar 2005 CA
2 472 671 Dec 2005 CA
2 567 076 Jan 2006 CA
2 526 782 Apr 2006 CA
2 550 102 Apr 2008 CA
1381032 Nov 2002 CN
1448908 Oct 2003 CN
1760945 Apr 2006 CN
0 158 366 Oct 1985 EP
1 028 471 Aug 2000 EP
1 111 577 Jun 2001 EP
1 130 565 Sep 2001 EP
1 194 013 Apr 2002 EP
1 335 430 Aug 2003 EP
1 372 136 Dec 2003 EP
1 381 019 Jan 2004 EP
1 418 566 May 2004 EP
1 429 312 Jun 2004 EP
1 465 143 Oct 2004 EP
1 469 448 Oct 2004 EP
1 521 203 Apr 2005 EP
1 594 347 Nov 2005 EP
1 784 055 May 2007 EP
1 879 169 Jan 2008 EP
1 879 172 Jan 2008 EP
2 389 951 Dec 2003 GB
1 272 298 Oct 1989 JP
4-042619 Feb 1992 JP
6-314977 Nov 1994 JP
8-340243 Dec 1996 JP
09-090405 Apr 1997 JP
10-254410 Sep 1998 JP
11-202295 Jul 1999 JP
11-219146 Aug 1999 JP
11 231805 Aug 1999 JP
11-282419 Oct 1999 JP
2000-056847 Feb 2000 JP
2000-81607 Mar 2000 JP
2001-134217 May 2001 JP
2001-195014 Jul 2001 JP
2002-055654 Feb 2002 JP
2002-91376 Mar 2002 JP
2002-514320 May 2002 JP
2002-278513 Sep 2002 JP
2002-333862 Nov 2002 JP
2003-076331 Mar 2003 JP
2003-124519 Apr 2003 JP
2003-177709 Jun 2003 JP
2003-271095 Sep 2003 JP
2003-308046 Oct 2003 JP
2003-317944 Nov 2003 JP
2004-145197 May 2004 JP
2004-287345 Oct 2004 JP
2005-057217 Mar 2005 JP
4-158570 Oct 2008 JP
2004-0100887 Dec 2004 KR
342486 Oct 1998 TW
473622 Jan 2002 TW
485337 May 2002 TW
502233 Sep 2002 TW
538650 Jun 2003 TW
1221268 Sep 2004 TW
200727247 Jul 2007 TW
WO 9848403 Oct 1998 WO
WO 9948079 Sep 1999 WO
WO 0106484 Jan 2001 WO
WO 0127910 Apr 2001 WO
WO 0163587 Aug 2001 WO
WO 02067327 Aug 2002 WO
WO 03001496 Jan 2003 WO
WO 03034389 Apr 2003 WO
WO 03058594 Jul 2003 WO
WO 03063124 Jul 2003 WO
WO 03077231 Sep 2003 WO
WO 2004003877 Jan 2004 WO
WO 2004025615 Mar 2004 WO
WO 2004034364 Apr 2004 WO
WO 2004047058 Jun 2004 WO
WO 2004104975 Dec 2004 WO
WO 2005022498 Mar 2005 WO
WO 2005022500 Mar 2005 WO
WO 2005029455 Mar 2005 WO
WO 2005029456 Mar 2005 WO
WO 2005055185 Jun 2005 WO
WO 2006000101 Jan 2006 WO
WO 2006053424 May 2006 WO
WO 2006063448 Jun 2006 WO
WO 2006084360 Aug 2006 WO
WO 2007003877 Jan 2007 WO
WO 2007079572 Jul 2007 WO
WO 2007120849 Oct 2007 WO
WO 2009055920 May 2009 WO
WO 2010023270 Mar 2010 WO
WO 2011041224 Apr 2011 WO
Non-Patent Literature Citations (113)
Entry
Ahnood et al.: “Effect of threshold voltage instability on field effect mobility in thin film transistors deduced from constant current measurements”; dated Aug. 2009.
Alexander et al.: “Pixel circuits and drive schemes for glass and elastic AMOLED displays”; dated Jul. 2005 (9 pages).
Alexander et al.: “Unique Electrical Measurement Technology for Compensation, Inspection, and Process Diagnostics of AMOLED HDTV”; dated May 2010 (4 pages).
Ashtiani et al.: “AMOLED Pixel Circuit With Electronic Compensation of Luminance Degradation”; dated Mar. 2007 (4 pages).
Chaji et al.: “A Current-Mode Comparator for Digital Calibration of Amorphous Silicon AMOLED Displays”; dated Jul. 2008 (5 pages).
Chaji et al.: “A fast settling current driver based on the CCII for AMOLED displays”; dated Dec. 2009 (6 pages).
Chaji et al.: “A Low-Cost Stable Amorphous Silicon AMOLED Display with Full V˜T- and V˜O˜L˜E˜D Shift Compensation”; dated May 2007 (4 pages).
Chaji et al.: “A low-power driving scheme for a-Si:H active-matrix organic light-emitting diode displays”; dated Jun. 2005 (4 pages).
Chaji et al.: “A low-power high-performance digital circuit for deep submicron technologies”; dated Jun. 2005 (4 pages).
Chaji et al.: “A novel a-Si:H AMOLED pixel circuit based on short-term stress stability of a-Si:H TFTs”; dated Oct. 2005 (3 pages).
Chaji et al.: “A Novel Driving Scheme and Pixel Circuit for AMOLED Displays”; dated Jun. 2006 (4 pages).
Chaji et al.: “A novel driving scheme for high-resolution large-area a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “A Stable Voltage-Programmed Pixel Circuit for a-Si:H AMOLED Displays”; dated Dec. 2006 (12 pages).
Chaji et al.: “A Sub-μA fast-settling current-programmed pixel circuit for AMOLED displays”; dated Sep. 2007.
Chaji et al.: “An Enhanced and Simplified Optical Feedback Pixel Circuit for AMOLED Displays”; dated Oct. 2006.
Chaji et al.: “Compensation technique for DC and transient instability of thin film transistor circuits for large-area devices”; dated Aug. 2008.
Chaji et al.: “Driving scheme for stable operation of 2-TFT a-Si AMOLED pixel”; dated Apr. 2005 (2 pages).
Chaji et al.: “Dynamic-effect compensating technique for stable a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “Electrical Compensation of OLED Luminance Degradation”; dated Dec. 2007 (3 pages).
Chaji et al.: “eUTDSP: a design study of a new VLIW-based DSP architecture”; dated May 2003 (4 pages).
Chaji et al.: “Fast and Offset-Leakage Insensitive Current-Mode Line Driver for Active Matrix Displays and Sensors”; dated Feb. 2009 (8 pages).
Chaji et al.: “High Speed Low Power Adder Design With a New Logic Style: Pseudo Dynamic Logic (SDL)”; dated Oct. 2001 (4 pages).
Chaji et al.: “High-precision, fast current source for large-area current-programmed a-Si flat panels”; dated Sep. 2006 (4 pages).
Chaji et al.: “Low-Cost AMOLED Television with IGNIS Compensating Technology”; dated May 2008 (4 pages).
Chaji et al.: “Low-Cost Stable a-Si:H AMOLED Display for Portable Applications”; dated Jun. 2006 (4 pages).
Chaji et al.: “Low-Power Low-Cost Voltage-Programmed a-Si:H AMOLED Display”; dated Jun. 2008 (5 pages).
Chaji et al.: “Merged phototransistor pixel with enhanced near infrared response and flicker noise reduction for biomolecular imaging”; dated Nov. 2008 (3 pages).
Chaji et al.: “Parallel Addressing Scheme for Voltage-Programmed Active-Matrix OLED Displays”; dated May 2007 (6 pages).
Chaji et al.: “Pseudo dynamic logic (SDL): a high-speed and low-power dynamic logic family”; dated 2002 (4 pages).
Chaji et al.: “Stable a-Si:H circuits based on short-term stress stability of amorphous silicon thin film transistors”; dated May 2006 (4 pages).
Chaji et al.: “Stable Pixel Circuit for Small-Area High- Resolution a-Si:H AMOLED Displays”; dated Oct. 2008 (6 pages).
Chaji et al.: “Stable RGBW AMOLED display with OLED degradation compensation using electrical feedback”; dated Feb. 2010 (2 pages).
Chaji et al.: “Thin-Film Transistor Integration for Biomedical Imaging and Amoled Displays”; dated 2008 (177 pages).
European Search Report for EP Application No. EP 10166143, dated Sep. 3, 2010 (2 pages).
European Search Report for European Application No. EP 11739485.8-1904 dated Aug. 6, 2013, (14 pages).
European Search Report for European Application No. EP 011122313 dated Sep. 14, 2005 (4 pages).
European Search Report for European Application No. EP 04786661 dated Mar. 9, 2009.
European Search Report for European Application No. EP 05759141 dated Oct. 30, 2009 (2 pages).
European Search Report for European Application No. EP 05819617 dated Jan. 30, 2009.
European Search Report for European Application No. EP 06705133 dated Jul. 18, 2008.
European Search Report for European Application No. EP 06721798 dated Nov. 12, 2009 (2 pages).
European Search Report for European Application No. EP 07719579 dated May 20, 2009.
European Search Report for European Application No. EP 07815784 dated Jul. 20, 2010 (2 pages).
European Search Report for European Application No. EP 07710608.6 dated Mar. 19, 2010 (7 pages).
European Search Report, Application No. EP 10834294.0-1903, dated Apr. 8, 2013, (9 pages).
European Supplementary Search Report corresponding to European Application No. EP 04786662 dated Jan. 19, 2007 (2 pages).
Extended European Search Report mailed Apr. 27, 2011 issued during prosecution of European patent application No. EP 09733076.5 (13 pages).
Extended European Search Report mailed Jul. 11, 2012 which issued in corresponding European Patent Application No. EP 11191641.7 (14 pages).
Extended European Search Report mailed Nov. 29, 2012, issued in European Patent Application No. EP 11168677.0 (13 page).
Fossum, Eric R . . . “Active Pixel Sensors: Are CCD's Dinosaurs?” SPIE: Symposium on Electronic Imaging. Feb. 1, 1993 (13 pages).
International Preliminary Report on Patentability for International Application No. PCT/CA2005/001007 dated Oct. 16, 2006, 4 pages.
International Search Report corresponding to International Application No. PCT/IB2011/050502, dated Jun. 27, 2011 (6 pages).
International Search Report corresponding to International Application No. PCT/CA2004/001742, Canadian Patent Office, dated Feb. 21, 2005 (2 pages).
International Search Report corresponding to International Application No. PCT/IB2010/055541 filed Dec. 1, 2010, dated May 26, 2011; 5 pages.
International Search Report corresponding to International Application No. PCT/IB2011/055135, Canadian Patent Office, dated Apr. 16, 2012 (5 pages).
International Search Report for Application No. PCT/IB2010/055486, Dated Apr. 19, 2011, 5 pages.
International Search Report for International Application No. PCT/CA2005/001007 dated Oct. 18, 2005.
International Search Report for International Application No. PCT/CA2007/000652 dated Jul. 25, 2007.
International Search Report for International Application No. PCT/CA2006/000177 dated Jun. 2, 2006.
International Search Report for International Application No. PCT/CA2004/001741 dated Feb. 21, 2005.
International Search Report for PCT Application No. PCT/CA2009/001769, dated Apr. 8, 2010 (3 pages).
International Search Report mailed Dec. 3, 2002, issued in International Patent Application No. PCT/JP02/09668 (4 pages).
International Search Report mailed Jul. 30, 2009 for International Application No. PCT/CA2009/000501 (4 pages).
International Search Report mailed Mar. 21, 2006 issued in International Patent Application No. PCT/CA2005/001897 (2 pages).
International Search Report, PCT/IB2012/052372, mailed Sep. 12, 2012 (3 pages).
International Searching Authority Search Report, PCT/IB2010/055481, dated Apr. 7, 2011, 3 pages.
International Searching Authority Search Report, PCT/IB2011/051103, dated Jul. 8, 2011, 3 pages.
International Searching Authority Written Opinion, PCT/IB2010/055481, dated Apr. 7, 2011, 6 pages.
International Searching Authority Written Opinion, PCT/IB2011/051103, dated Jul. 8, 2011, 6 pages.
International Written Opinion corresponding to International Application No. PCT/CA2004/001742, Canadian Patent Office, dated Feb. 21, 2005 (5 pages).
International Written Opinion corresponding to International Application No. PCT/IB2011/055135, Canadian Patent Office, dated Apr. 16, 2012 (5 pages).
International Written Opinion for Application No. PCT/IB2010/055486, Dated Apr. 19, 2011, 8 pages.
International Written Opinion for International Application No. PCT/CA2009/000501 mailed Jul. 30, 2009 (6 pages).
International Written Opinion mailed Mar. 21, 2006 corresponding to International Patent Application No. PCT/CA2005/001897 (4 pages).
International Written Opinion of the International Searching Authority corresponding to International Application No. PCT/IB2011/050502, dated Jun. 27, 2011 (7 pages).
International Written Opinion of the International Searching Authority corresponding to International Application No. PCT/IB2010/055541, dated May 26, 2011; 6 pages.
International Written Opinion, PCT/IB2012/052372, mailed Sep. 12, 2012 (6 pages).
Jafarabadiashtiani et al.: “A New Driving Method for a-Si AMOLED Displays Based on Voltage Feedback”; dated 2005 (4 pages).
Joon-Chul Goh et al., “A New a-Si:H Thin-Film Transistor Pixel Circuit for Active-Matrix Organic Light-Emitting Diodes”, IEEE Electron Device Letters, vol. 24, No. 9, Sep. 2003, pp. 583-585.
Kanicki, J., et al. “Amorphous Silicon Thin-Film Transistors Based Active-Matrix Organic Light-Emitting Displays.” Asia Display: International Display Workshops, Sep. 2001 (pp. 315-318).
Karim, K. S., et al. “Amorphous Silicon Active Pixel Sensor Readout Circuit for Digital Imaging.” IEEE: Transactions on Electron Devices. vol. 50, No. 1, Jan. 2003 (pp. 200-208).
Lee et al.: “Ambipolar Thin-Film Transistors Fabricated by PECVD Nanocrystalline Silicon”; dated 2006 (6 pages).
Ma E Y et al.: “Organic light emitting diode/thin film transistor integration for foldable Displays” dated Sep. 15, 1997(4 pages).
Matsueda y et al.: “35.1: 2.5-in. AMOLED with Integrated 6-bit Gamma Compensated Digital Data Driver”; dated May 2004.
Mendes E., et al. “A High Resolution Switch-Current Memory Base Cell.” IEEE: Circuits and Systems. vol. 2, Aug. 1999 (pp. 718-721).
Nathan A. et al., “Thin Film imaging technology on glass and plastic” ICM 2000, proceedings of the 12 international conference on microelectronics, dated Oct. 31, 2001 (4 pages).
Nathan et al., “Amorphous Silicon Thin Film Transistor Circuit Integration for Organic LED Displays on Glass and Plastic”, IEEE Journal of Solid-State Circuits, vol. 39, No. 9, Sep. 2004, pp. 1477-1486.
Nathan et al.: “Backplane Requirements for Active Matrix Organic Light Emitting Diode Displays”; dated 2006 (16 pages).
Nathan et al.: “Call for papers second international workshop on compact thin-film transistor (TFT) modeling for circuit simulation”; dated Sep. 2009 (1 page).
Nathan et al.: “Driving schemes for a-Si and LTPS AMOLED displays”; dated Dec. 2005 (11 pages).
Nathan et al.: “Invited Paper: a -Si for AMOLED—Meeting the Performance and Cost Demands of Display Applications (Cell Phone to HDTV)”; dated 2006 (4 pages).
Office Action in Japanese patent application No. JP2006-527247 dated Mar. 15, 2010. (8 pages).
Office Action in Japanese patent application No. JP2007-545796 dated Sep. 5, 2011. (8 pages).
Partial European Search Report mailed Mar. 20, 2012 which issued in corresponding European Patent Application No. EP 11191641.7 (8 pages).
Partial European Search Report mailed Sep. 22, 2011 corresponding to European Patent Application No. EP 11168677.0 (5 pages).
Philipp: “Charge transfer sensing” Sensor Review, vol. 19, No. 2, Dec. 31, 1999, 10 pages.
Rafati et al.: “Comparison of a 17 b multiplier in Dual-rail domino and in Dual-rail D L (D L) logic styles”; dated 2002 (4 pages).
Safavaian et al.: “Three-TFT image sensor for real-time digital X-ray imaging”; dated Feb. 2, 2006 (2 pages).
Safavian et al.: “3-TFT active pixel sensor with correlated double sampling readout circuit for real-time medical x-ray imaging”; dated Jun. 2006 (4 pages).
Safavian et al.: “A novel current scaling active pixel sensor with correlated double sampling readout circuit for real time medical x-ray imaging”; dated May 2007 (7 pages).
Safavian et al.: “A novel hybrid active-passive pixel with correlated double sampling CMOS readout circuit for medical x-ray imaging”; dated May 2008 (4 pages).
Safavian et al.: “Self-compensated a-Si:H detector with current-mode readout circuit for digital X-ray fluoroscopy”; dated Aug. 2005 (4 pages).
Safavian et al.: “TFT active image sensor with current-mode readout circuit for digital x-ray fluoroscopy [5969D-82]”; dated Sep. 2005 (9 pages).
Search Report for Taiwan Invention Patent Application No. 093128894 dated May 1, 2012. (1 page).
Search Report for Taiwan Invention Patent Application No. 94144535 dated Nov. 1, 2012. (1 page).
Spindler et al., System Considerations for RGBW OLED Displays, Journal of the SID 14/1, 2006, pp. 37-48.
Stewart M. et al., “Polysilicon TFT technology for active matrix oled Displays” IEEE transactions on electron devices, vol. 48, No. 5, dated May 2001 (7 pages).
Vygranenko et al.: “Stability of indium-oxide thin-film transistors by reactive ion beam assisted deposition”; dated 2009.
Wang et al.: “Indium oxides by reactive ion beam assisted evaporation: From material study to device application”; dated Mar. 2009 (6 pages).
Yi He et al., “Current-Source a-Si:H Thin Film Transistor Circuit for Active-Matrix Organic Light-Emitting Displays”, IEEE Electron Device Letters, vol. 21, No. 12, Dec. 2000, pp. 590-592.
Yu, Jennifer “Improve OLED Technology for Display”, Ph.D. Dissertation, Massachusetts Institute of Technology, Sep. 2008 (151 pages).
International Written Opinion for Application No. PCT/IB2013/054251, Dated Sep. 11, 2013, 4 pages.
International Search Report for Application No. PCT/IB2013/054251, Dated Sep. 11, 2013, 4 pages.
Related Publications (1)
Number Date Country
20150077315 A1 Mar 2015 US
Provisional Applications (2)
Number Date Country
61650996 May 2012 US
61659399 Jun 2012 US
Continuations (1)
Number Date Country
Parent 13800153 Mar 2013 US
Child 14549030 US