Korean Patent Application No. 10-2013-0079283, filed on Jul. 5, 2013, in the Korean Intellectual Property Office, and entitled: “Capacitor,” is incorporated by reference herein in its entirety.
1. Field
Embodiments relate to a capacitor.
2. Description of the Related Art
An active patterning skip process performs a deposition process without performing an active patterning process. In such a process, a number of masks is reduced, but a gate is also deposited since the deposition process is performed without masks. The gate, which is an electrode for forming a capacitor, is deposited so it is difficult to dope the capacitor.
An exemplary embodiment provides a capacitor including: an active layer; a gate insulation layer formed on the active layer; a gate electrode formed on the gate insulation layer; an interlayer insulating layer formed on the gate electrode; and a first electrode formed on the interlayer insulating layer and connected to the active layer through at least one contact hole.
The capacitor may further include an intrinsic semiconductor layer formed in an area overlapping an area in which the gate electrode is formed, wherein the intrinsic semiconductor layer and the active layer are formed on a same layer.
The capacitor may include a second electrode formed on the interlayer insulating layer and connected to the gate electrode through a contact hole.
The capacitor may further include a parasitic capacitor formed between the gate electrode and the active layer.
A first capacitor in an area in which the first electrode overlaps the gate electrode and the parasitic capacitor may be connected in parallel.
The gate electrode may include a plurality of grooves.
The capacitor may further include a parasitic capacitor formed between the first electrode and an outline of the gate electrode.
The capacitor may further include an intrinsic semiconductor layer formed in an area overlapping the area in which the gate electrode is formed, wherein the intrinsic semiconductor layer and the active layer are formed on the same layer.
The capacitor may further include a first parasitic capacitor formed between the gate electrode and the active layer.
The capacitor may further include a second parasitic capacitor formed between the first electrode and an outline of the gate electrode.
A first capacitor in an area where the first electrode overlaps the gate electrode, the first parasitic capacitor, and the second parasitic capacitor may be connected in parallel.
The capacitor may further include a guard ring for wrapping a first capacitor in an area in which the gate electrode overlaps the first electrode.
Features will become apparent to those of skill in the art by describing in detail exemplary embodiments with reference to the attached drawings, in which:
In the following detailed description, only certain exemplary embodiments have been shown and described, simply by way of illustration. As those skilled in the art would realize, the described embodiments may be modified in various different ways, all without departing from exemplary implementations. Accordingly, the drawings and description are to be regarded as illustrative in nature and not restrictive. Like reference numerals designate like elements throughout the specification.
Throughout this specification and the claims that follow, when it is described that an element is “coupled” to another element, the element may be “directly coupled” to the other element or “electrically coupled” to the other element through a third element. In addition, unless explicitly described to the contrary, the word “comprise” and variations such as “comprises” or “comprising” will be understood to imply the inclusion of stated elements but not the exclusion of any other elements.
A capacitor according to an exemplary embodiment will now be described with reference to
As shown in
A guard ring 11 intercepts a leakage current between the capacitor 100 and another capacitor (not shown). The guard ring 11 is shown as a quadrangle for wrapping, e.g., surrounding, an area in which the capacitor 100 is formed. However, exemplary embodiments are not limited thereto.
As shown in
As further illustrated in
As further illustrated in
As the gate insulation layer 16 is an insulator between the active layer 14 and the gate electrode 12, and the first electrode 10 is connected to the active layer 14 through the plurality of contact holes, a parasitic capacitor is formed between the active layer 14 and the gate electrode 12 in the capacitor 100. That is, a capacitor in the area in which the first electrode 10 overlaps the gate electrode 12 is connected in parallel to the parasitic capacitor between the gate electrode 12 and the active layer 14.
In detail, as illustrated in
When capacitance of the capacitor 100 is calculated and the parasitic capacitors are considered, a size of the capacitor 100 may be reduced, e.g., relatively to a size of a conventional capacitor having no parasitic capacitors (C1) and (C2). In other words, when the parasitic capacitance in the structure of
The parasitic capacitor of the capacitor 100 is changeable by a pattern of the gate electrode 12. Another exemplary variation will now be described with reference to
The current exemplary embodiment can also use a parasitic capacitor for the purpose of improving capacitance of the capacitor. As shown in
As shown in
A second electrode 23 is connected to the gate electrode 22 through a contact hole (CH10). A guard ring 21 intercepts a leakage current between the capacitor 200 and another, e.g., adjacent, capacitor (not shown). The guard ring 21 is shown as a quadrangle for wrapping an area in which the capacitor 200 is formed, but the exemplary embodiment is not limited thereto.
As shown in
A gate insulation layer 26 is formed on the active layer 24 and the intrinsic semiconductor layer 25, and the gate electrode 22 and the guard ring 21 are formed on the gate insulation layer 26. A cross-section of the groove 28 formed on a side of the gate electrode 22 is shown in
An interlayer insulating layer 27 is formed on the gate insulation layer 26, the gate electrode 22, and the guard ring 21. The first electrode 20 and the second electrode 23 are formed on the interlayer insulating layer 27, the first electrode 20 is connected to the active layer 24 through the contact hole (e.g., CH6 in
A parasitic capacitor is formed between the active layer 24 and the gate electrode 22 and between the grooves, and the capacitor 200 includes the parasitic capacitor. The first electrode 20 is connected to the active layer 24 through the contact holes (CH6-CH9), and the capacitor in the area in which the first electrode 20 overlaps the gate electrode 22 is connected in parallel to the parasitic capacitor between the gate electrode 22 and the active layer 24. In addition, an outline of the gate electrode 22 is increased by the grooves of the gate electrode 22, and parasitic capacitance between the outline of the gate electrode 22 and the first electrode 20 is increased.
As described previously, the parasitic capacitor between the active layer and the gate electrode and the parasitic capacitor between the outline of the gate electrode and the upper electrode are formed, the electrodes of the parasitic capacitors are electrically connected between the gate electrode and the upper electrode, and the capacitor formed in the area in which the gate electrode overlaps the upper electrode is connected in parallel to the parasitic capacitor.
The upper electrode of the capacitor according to the exemplary embodiments may be formed together with a source or drain electrode layer. For example, when the capacitor according to the exemplary embodiments is used as a capacitive element for a pixel circuit for driving an organic light emitting element, the upper electrode of the capacitor can be used on the same layer as the drain and source electrodes of the transistor configuring the pixel circuit, and the gate electrode that is a lower electrode can be formed on the same layer as the gate electrode of the transistor. The upper electrode can be formed on the drain and source electrode layer of the transistor configuring the driver circuit of the display device as well as the pixel circuit, and the lower electrode can be formed on the gate electrode layer of the transistor. In addition, the capacitor 100 or the capacitor 200 has been shown to include the guard ring (11 or 21) in the exemplary embodiments, which may be omitted.
Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. In some instances, as would be apparent to one of ordinary skill in the art as of the filing of the present application, features, characteristics, and/or elements described in connection with a particular embodiment may be used singly or in combination with features, characteristics, and/or elements described in connection with other embodiments unless otherwise specifically indicated. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0079283 | Jul 2013 | KR | national |
This is a continuation application based on pending application Ser. No. 14/249,520, filed Apr. 10, 2014, the entire contents of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
20110170028 | Kaise | Jul 2011 | A1 |
20160086539 | Mizukoshi | Mar 2016 | A1 |
Number | Date | Country |
---|---|---|
10-2011-0099996 | Sep 2011 | KR |
10-2012-0129592 | Nov 2012 | KR |
Number | Date | Country | |
---|---|---|---|
20160190227 A1 | Jun 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14249520 | Apr 2014 | US |
Child | 15060682 | US |