Claims
- 1. A signal control circuit for generating an output potential comprising:
- a signal line for receiving a first potential and a second potential obtained by boosting the first potential;
- a first capacitor for receiving a first input signal at a first electrode;
- a first MOS transistor of a conductivity type having a first current terminal and a control gate connected to a first potential supplying source for supplying a third potential, and a second current terminal connected to a second electrode of said first capacitor;
- a second capacitor for receiving a second input signal at a first electrode, and having a second electrode connected to said signal line;
- a second MOS transistor of the conductivity type having a first current terminal connected to the first potential supplying source, a second current terminal connected to said signal line, and a control gate connected to a connection point between said second electrode of said first capacitor and said second current terminal of said first MOS transistor; and
- a third MOS transistor of the conductivity type having a first current terminal and a control gate connected to the first potential supplying source and a second current terminal connected to said signal line.
- 2. A circuit according to claim 1, wherein the second input signal is the first input signal inverted.
- 3. A signal control circuit for generating an output potential comprising:
- a signal line for receiving a first potential and a second potential obtained by boosting the first potential;
- a depletion MOS transistor having a control gate for receiving a first input signal, a first current terminal connected to a first potential supplying source for supplying a third potential, and a second current terminal connected to said signal line; and
- a capacitor having a first electrode for receiving a second input signal and a second electrode connected to said signal line.
- 4. A circuit according to claim 3, wherein the second input signal is the first input signal inverted.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-239893 |
Sep 1990 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/240,368, filed May 10, 1994, now U.S. Pat No. 5,550,504 which is a division of application Ser. No. 07/757,632, filed Sep. 11, 1991 now U.S. Pat No. 5,335,205.
US Referenced Citations (9)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0092809 |
Nov 1983 |
EPX |
0212946 |
Mar 1987 |
EPX |
4117967 |
Dec 1991 |
DEX |
52-71141 |
Jun 1977 |
JPX |
58-188388 |
Nov 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Gillingham et al., "High-Speed, High-Reliability Circuit Design For Megabit DRAM", IEEE Journal of Solid-State Circuits, vol. 26, No. 8, Aug. 1991, pp. 1171-1175. |
Kitsukawa et al., "A 23-ns 1-Mb BiCMOS DRAM", IEEE Journal of Solid-State Circuits, vol. 25, No. 5, Oct. 1990, pp. 1102-1109. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
240368 |
May 1994 |
|
Parent |
757632 |
Sep 1991 |
|