This application is based upon International Application No. PCT/CN2017/072808, filed on Feb. 3, 2017, which is based upon and claims priority of Chinese Patent Application No. 201610320021.0 filed on May 13, 2016, which is hereby incorporated by reference in its entirety as part of this application.
The present disclosure relates to the field of display technology, and more particularly to a driving circuit, driving method thereof and a display device including the driving circuit.
Nowadays, with the development of vehicle on-board display technology, products such as central control navigation display, LCD dashboard display, rearview mirror display and the like have been presented. With the continuous innovation of technology, irregularly shaped display devices, curve-surface display devices are also used in the field of vehicle on-board display. However, products used in the field of vehicle on-board displays require a higher capacity to prevent electrostatic discharge.
In the related art, when electrostatic discharge test is performed, a timing controller chip converts a received low voltage differential signal (LVDS) directly into a miniature LVDS (Mini-LVDS), and then outputs the Mini-LVDS to a display panel. The display panel displays an image according to the Mini-LVDS.
It should be noted that, information disclosed in the above background portion is provided only for better understanding of the background of the present disclosure, and thus it may contain information that does not form the prior art known by those skilled in the art.
The present disclosure provides a driving circuit and a driving method thereof, and a display device including the driving circuit.
According to one aspect of the present disclosure, there is provided a driving circuit, including a driving unit and a storage unit coupled to the driving unit. The storage unit is configured to cache image data. The driving unit is configured to receive an original signal of an image of a current frame, convert the original signal of the image of the current frame into image data of the current frame, and compare the image data of the current frame with image data of a previous frame cached in the storage unit. When the image data of the current frame is consistent with the image data of the previous frame, the driving unit drives a display panel to display an image of the previous frame, and when the image data of the current frame is not consistent with the image data of the previous frame, the driving unit drives the display panel to display an image of the current frame.
According to another aspect of the present disclosure, there is provided a display device, including a display panel and the driving circuit according to the embodiments of the present disclosure.
According to another aspect of the present disclosure, there is provided a driving method of a driving circuit, the driving circuit including a driving unit and a storage unit coupled to the driving unit, wherein the driving method includes: receiving an original signal of an image of a current frame, and converting the original signal of the image of the current frame to image data of the current frame; comparing the image data of the current frame with image data of a previous frame cached in the storage unit; when the image data of the current frame is consistent with the image data of the previous frame, driving, by the driving unit, a display panel to display an image of the previous frame; and when the image data of the current frame is not consistent with the image data of the previous frame, driving, by the driving unit, the display panel to display an image of the current frame.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the present disclosure, as claimed.
This section provides a summary of various implementations or examples of the technology described in the disclosure, and is not a comprehensive disclosure of the full scope or all features of the disclosed technology.
The accompanying drawings are intended to provide further understanding of the present disclosure and constitute a part of the specification, together with the following detailed description, serve as explaining the present disclosure, but are not to be construed as limiting the present disclosure. In the drawings:
In order to provide a better understanding of the technical solution of the present disclosure to those skilled in the art, the driving circuit, the driving method thereof and the display device including the driving circuit will be described in detail with reference to the accompanying drawings.
As shown in
According to the embodiment of the present disclosure, as shown in
According to the embodiment of the present disclosure, when the image data of the current frame is not consistent with the image data of the previous frame, the driving unit 1 may cache the image data of the current frame into the first storage subunit 21 and the second storage subunit 22 to overwrite the image data of the previous frame cached in the first storage subunit 21 and the second storage subunit 22, read the cached image data of the current frame from the second storage subunit 22, convert the read-out image data of the current frame into an output signal, and output the output signal to the display panel, such that the display panel displays the image of the current frame.
According to the embodiment of the present disclosure, the driving unit 1 and storage unit 2 may be connected to each other via a data bus, and transmit data through the data bus.
According to the embodiment of the present disclosure, the original signal of the image of the current frame may be an original signal of an image of a respective frame starting from the second frame. It is necessary for the driving unit 1 to compare the image data of the current frame converted from the original signal of the image of the current frame with image data of the previous frame (obtained by converting the original signal of the image of the previous frame).
According to the embodiment of the present disclosure, when an image of a first frame is displayed, the driving unit 1 may also be configured to receive an original signal of an image of the first frame, convert the original signal of the image of the first frame to image data of the first frame, cache the image data of the first frame into the first storage subunit 21 and the second storage subunit 22, read the cached image data of the first frame from the second storage subunit 22, convert the read image data of the first frame into an output signal, and output the output signal to the display panel, such that the display panel displays the image of the first frame. The original signal of the image of the first frame may be an original signal of the image of the initial frame received by the driving unit 1. Thus, it is not necessary for the driving unit 1 to compare the image data of the first frame converted from the original signal of the image of the first frame.
According to the embodiment of the present disclosure, the driving circuit may be formed as a printed circuit board assembly (PCBA), and the driving unit 1 of the driving circuit may be formed as a field programmable gate array (FPGA). The timing controller chip used in the related art is replaced by the FPGA on the PCBA, and it can significantly lower the cost.
According to the embodiment of the present disclosure, the storage unit 2 may be a random access memory, and may be divided into two storage subunits 21 and 22. The first storage subunit 21 and the second storage subunit 22 may respectively include one or more logic storage banks (Banks). In the following, the description will refer to an example in which the first storage subunit 21 and the second storage subunit 22 each include one logic storage bank. The storage capacity of the storage unit 2 is 16M bytes. The storage capacity of each logic storage bank is 8M bytes. Thus, each logic storage bank may store an image with a resolution of full high definition (FHD), such as an image of a resolution of 1920*1080. The initial access address of the logic storage bank of the first storage subunit 21 may be 0X000000H. The initial access address of the logic storage bank of the second storage subunit 22 may be 0X800000H. However, the present disclosure is not limited thereto, and each logic storage bank may store more images.
According to the embodiment of the present disclosure, the original signal of the image of the frame may be a low voltage differential signal (LVDS). The driving unit 1 may convert the LVDS into a RGB signal as image data of the frame, and the output signal may be Mini-LVDS. However, the present disclosure is not limited thereto, and the original signal of the image of the frame, the image data of the frame and the output signal may be other signals other than the above forms, which will not be set forth herein.
According to the embodiment of the present disclosure, as shown in
The receiving module 11 may receive the original signal of the image of the current frame, convert the original signal of the image of the current frame into image data of the current frame, and output the image data of the current frame to the micro control unit 12. For example, in case where the original signal of the image of the current frame is LVDS and the image data of the current frame is a RGB signal, the receiving module 11 may map the data of the LVDS and convert the LVDS into the RGB signal.
The micro control unit 12 may read out cached image data of the previous frame from the first storage subunit 21, and compare the image data of the current frame and the read-out image data of the previous frame. When the image data of the current frame is consistent with the image data of the previous frame, the micro control unit 12 may cache the image data of the current frame into the first storage subunit 21 to overwrite the image data of the previous frame cached in the first storage subunit 21, read the cached image data of the previous frame from the second storage subunit 22, and output the read image data of the previous frame to the time control unit 13. When the image data of the current frame is not consistent with the image data of the previous frame, the micro control unit 12 may cache the image data of the current frame into the first storage subunit 21 and the second storage subunit 22 to overwrite the image data of the previous frame cached in the first storage subunit 21 and the second storage subunit 22, read the cached image data of the current frame from the second storage subunit 22, and output the read image data of the current frame to the timing control unit 13.
The timing control unit 13 may convert the received image data to an output signal, to generate a timing control signal, and output the output signal and the timing control signal to the sending module 14. The sending module 14 may output the output signal and the timing control signal to the display panel, such that the display panel displays the image of the previous frame or the image of the current frame according to the output signal under the control of the timing control signal.
In addition, the receiving module 11 may further receive the original signal of the frame of the first frame, convert the original signal of the image of the first frame into image data of the first frame, and output the image data of the first frame to the micro control unit 12. The micro control unit 12 may cache the image data of the first frame into the first storage subunit 21 and the second storage subunit 22, read the cached image data of the first frame from the second storage subunit 22, and output the read image data of the first frame to the timing control unit 13. The timing control unit 13 may convert the received image data of the first frame into an output signal, to generate a timing control signal, and output the output signal and the timing control signal to the sending module 14. The sending module 14 may output the output signal and the timing control signal to the display panel, such that the display panel displays the image of the first frame according to the output signal under the control of the timing control signal.
Referring to
Referring to
Referring to
According to the driving circuit of the embodiment of the present disclosure, the image data are respectively cached in the first storage subunit and the second storage subunit. In this way, the signal conversion process is divided and performed, which lowers the probability of outputting an erroneous image signal caused by noise interference during the signal conversion process and thus reduces undesirable influence on the display device.
According to the driving circuit of the embodiment of the present disclosure, when electrostatic discharge testing is performed, especially under the static image condition, the undesirable influence on the display device can be significantly reduced.
The display device as shown in
The driving circuit 10 may be formed as a PCBA, and the driving unit 1 of the driving circuit 10 may be formed as a FPGA. The timing controller chip used in the related art is replaced by the FPGA on the PCBA, and it can significantly lower the cost. In addition, the conversion process is achieved by the FPGA, and it can improve the fault tolerant capability in signal conversion.
The display device according to the embodiments of the present disclosure may be formed as an irregularly shaped display device or a regularly shaped display device, and may be applied to an application of vehicle on-board display. For example, the display device according to the embodiment of the present disclosure may be formed as a liquid crystal display device.
As shown in
receiving the original signal of the image of the current frame, and converting the original signal of the image of the current frame into image data of the current frame (step 101);
comparing the image data of the current frame with the image data of the previous frame cached in the storage unit (step 102);
when the image data of the current frame is consistent with the image data of the previous frame (“Yes”), displaying the image of the previous frame (step 103); and
when the image data of the current frame is not consistent with the image data of the previous frame (“No”), displaying the image of the current frame (step 104).
Referring to
receiving the original signal of the frame of the current frame, and converting the original signal of the current frame into image data of the current frame (step 201);
comparing the image data of the current frame with the image data of the previous frame cached in the first storage subunit (step 202);
when the image data of the current frame is consistent with the image data of the previous frame (“Yes”), caching the image data of the current frame into the first storage subunit to overwrite the image data of the previous frame cached in the first storage subunit (step 203), reading the cached image data of the previous frame from the second storage subunit (step 204), converting the image data of the previous frame into an output signal, and outputting the output signal to the display panel, such that the display panel displays the image of the previous frame (step 204);
when the image data of the current frame is not consistent with the image data of the previous frame (“No”), caching the image data of the current frame to the first storage subunit and the second storage subunit to overwrite the image data cached in the first storage subunit and the second storage subunit (step 206), reading the cached image data of the current frame from the second storage subunit (step 207), converting the read image data of the current frame into an output signal, and outputting the output signal to the display panel, such that the display panel displays the image of the current frame (step 208).
Referring
receiving the original signal of the image of the current frame, converting the original signal of the image of the current frame into image data of the current frame, and outputting the image data of the current frame to the micro control unit, by using the receiving module (step 301);
reading cached image data of the previous frame from the first storage subunit, and comparing the image data of the current frame with the image data of the previous frame, by using the micro control unit (step 302);
when the image data of the current frame is consistent with the image data of the previous frame (“Yes”), caching the image data of the current frame into the first storage subunit to overwrite the image data of the previous frame cached in the first storage subunit (step 303), reading the cached image data of the previous frame from the second storage subunit, and outputting the read image data of the previous frame to the timing control unit, by using the micro control unit (step 304);
when the image data of the current frame is not consistent with the image data of the previous frame (“No”), caching the image data of the current frame into the first storage subunit and the second storage subunit to overwrite the image data of the previous frame cached in the first storage subunit and the second storage subunit (step 305), reading the cached image data of the current frame from the second storage subunit and outputting the read image data of the current frame to the timing control unit, by using the micro control unit (step 306);
converting the received image data into an output signal, to generate a timing control signal, and outputting the output signal and the timing control signal to the sending module, by using the timing control unit (step 307); and
outputting the output signal and the timing control signal to the display panel by using the sending module, such that the display panel displays the image of the previous frame or the image of the current frame according to the output signal under the control of the timing control signal (step 308).
It is to be understood that the above embodiments are merely illustrative embodiments for the purpose of illustrating the principles of the present disclosure, but the present disclosure is not limited thereto. It will be apparent to those skilled in the art that various changes and modifications can be made therein without departing from the spirit and essence of the present disclosure, which are also considered to be within the scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
2016 1 0320021 | May 2016 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2017/072808 | 2/3/2017 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2017/193648 | 11/16/2017 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
9318063 | Kim | Apr 2016 | B2 |
20080198107 | Park et al. | Aug 2008 | A1 |
20120162159 | Kim | Jun 2012 | A1 |
20130215096 | Kim | Aug 2013 | A1 |
20140003595 | Beerse et al. | Jan 2014 | A1 |
20170294169 | Lee | Oct 2017 | A1 |
Number | Date | Country |
---|---|---|
1450520 | Oct 2003 | CN |
1655214 | Aug 2005 | CN |
1697011 | Nov 2005 | CN |
1787060 | Jun 2006 | CN |
202275592 | Jun 2012 | CN |
103310722 | Sep 2013 | CN |
103310760 | Sep 2013 | CN |
104079655 | Oct 2014 | CN |
104655268 | May 2015 | CN |
104849330 | Aug 2015 | CN |
105137771 | Dec 2015 | CN |
106027124 | Oct 2016 | CN |
2693425 | Feb 2014 | EP |
Entry |
---|
First Office Action for Chinese Patent Application No. 201610320021.0 dated Nov. 3, 2017. |
Search Report for International Patent Application No. PCT/CN2017/072952 dated May 3, 2017. |
Number | Date | Country | |
---|---|---|---|
20180226033 A1 | Aug 2018 | US |