Claims
- 1. A dual bit memory cell comprising:
- a substrate;
- a gate unit; and
- left and right diffusions implanted into said substrate on left and right sides of said gate unit such that a channel exists under said gate unit and between said left and right diffusions,
- wherein said gate unit comprises:
- a control gate located above said substrate and having left and right sides; and left and right separately programmable and separately readable floating gates located on said left and right sides, respectively, of said control gate and each controlling a short portion of said channel,
- wherein said left diffusion acts as a drain and said right diffusion acts as a source when reading the value stored in said right floating gate and said right diffusion, acts as a drain and said left diffusion acts as a source when reading the value stored in said left floating gate.
- 2. A memory cell according to claim 1 and wherein said floating gates are formed of polysilicon spacers.
- 3. A memory cell according to claim 1 and wherein said short portion is less than 0.2 .mu.m in length.
- 4. A memory cell according to claim 1 and wherein said left diffusion acts as a drain and said right diffusion acts as a source when programming the value stored in said left floating gate and said right diffusion acts as a drain and said left diffusion acts as a source when programming the value stored in said right floating gate.
- 5. A memory cell according to claim 1 wherein each floating gate is programmed in the opposite direction to the direction of reading.
- 6. A memory cell according to claim 1 which is an electrically programmable read only memory cell.
- 7. A memory cell according to claim 1 which is a FLASH electrically erasable programmable read only memory cell.
CROSS-REFERENCE TO RELATED APPLICATION
This application is based on, and claims priority from, U.S. Provisional Application No. 60/026,718, filed Sep. 26, 1996.
US Referenced Citations (11)
Non-Patent Literature Citations (2)
Entry |
Yoshimitsu Yamauchi et al., "A 5V-Only Virtual Ground Flash Cell with An Auxiliary Gate for High Density and High Speed Application", 1991 IEEE, VLSI Research Laboratory, Sharp Corporation, pp. 319-322 IEDM 91. |
A. T. Wu et al., "Novel High-Speed, 5-Volt Programming EPROM Structure With Source-Side Injection", 1986 IEEE, Department of Electrical Engineering and Computer Sciences, pp. 584-586 IEDM 86. |