Claims
- 1. A method of forming an opening in dielectric interconnect layers, comprising the steps of:forming a first dielectric layer over a conductive layer, the first dielectric layer comprising a first low k dielectric material; forming a second dielectric layer on the first dielectric layer, the second dielectric layer comprising a second low k dielectric material having different etch sensitivity than the first low k dielectric material to at least one etchant chemistry; etching a first opening through the first dielectric layer; and etching a second opening in the second dielectric layer, the second opening at least partially overlapping the first opening, wherein the first opening and the second opening are etched with oxygen-free etchant chemistries.
- 2. The method of claim 1, wherein the first low k dielectric material is an oxide based material and the second low k dielectric material is a polymer based material.
- 3. The method of claim 2, wherein the first low k dielectric material is selected from one of hydrogen silsesquioxane (HSQ) and SiOF, and the second low k dielectric material is selected from one of benzocyclobutene (BCB) and FLARE.
- 4. The method of claim 1, wherein the first low k dielectric material is a polymer based material and the second low k dielectric material is an oxide based material.
- 5. The method of claim 4, wherein the first low k dielectric material is selected from one of benzocyclobutene (BCB) and FLARE, and the second low k dielectric material is selected from one of HSQ and SiOF.
- 6. The method of claim 1, further comprising forming a first hard mask layer on the second dielectric layer prior to etching the first and second openings.
- 7. The method of claim 6, wherein etching the first opening includes creating a first opening pattern in the hard mask layer and etching the first opening through the second dielectric layer and the first dielectric layer in accordance with the first opening pattern in the hard mask layer.
- 8. The method of claim 7, wherein the step of etching the first opening includes using an etchant chemistry that etches both the first and second dielectric layers.
- 9. The method of claim 7, further comprising creating a second opening pattern in the hard mask layer after etching of the first opening.
- 10. The method of claim 9, wherein the step of etching the second opening includes etching the second opening in the second dielectric layer through the second opening pattern in the hard mask layer, and stopping etching at the first dielectric layer.
- 11. The method of claim 1, wherein the first dielectric layer comprises an oxide based low k dielectric material and the second dielectric layer comprises a polymer based low k dielectric material, and the etchant chemistry used to etch the second dielectric layer includes C4F8/Ar/C2F6, and the etchant chemistry used to etch the first dielectric layer includes N2/H2, with slight CXHYOZ gas.
- 12. The method of claim 1, wherein the second dielectric layer comprises an oxide based low k dielectric material and the first dielectric layer comprises a polymer based low k dielectric material, and the etchant chemistry used to etch the first dielectric layer includes C4F8/Ar/C2F6, and the etchant chemistry used to etch the second dielectric layer includes N2/H2, with slight CXHYOZ gas.
- 13. The method of claim 8, further comprising forming an additional hard mask layer on the hard mask layer; creating a pattern in the additional hard mask layer; and etching the second opening in accordance with the pattern created in the additional hard mask layer into the second dielectric layer after the first opening is etched in the first dielectric layer.
RELATED APPLICATIONS
This application is a Divisional of application Ser. No. 09/225,542 filed Jan. 5, 1999, now U.S. Pat. No. 6,255,735.
The present application contains subject matter related to subject matter disclosed in copending U.S. patent applications Ser. No. 09/225,220, filed on Jan. 4, 1999, Ser. No. 09/225,215, filed on Jan. 4, 1999 and Ser. No. 09/225,545 filed on Jan. 5, 1999
US Referenced Citations (21)
Non-Patent Literature Citations (1)
Entry |
Stanley Wolf and Richard Tauber, Silicon Processing the VLSI Era, vol. 1, pp. 555. |