Claims
- 1. A memory cell comprising:
a word line; first and second digit lines; a transistor comprising a control gate region connected to said word line, active doped regions respectively connected to said first and second digit lines, and at least first and second floating gate regions located beneath said control gate region; at least one of said floating gate regions being capacitively coupled to a respective active doped region through a dielectric region located below said at least one floating gate region and through a dielectric region located on a sidewall of said at least one floating gate region.
- 2. A memory cell as in claim 1 wherein said memory cell is formed in an integrated circuit and said at least first and second floating gate regions are located adjacent each other and separated by an insulator.
- 3. A memory cell as in claim 2 wherein said at least first and second floating gate regions are located between said active doped regions.
- 4. A memory cell as in claim 1 wherein each of said floating gate regions is arranged to store respective charges enabling said memory cell to store a multi-bit digital value.
- 5. A memory cell as in claim 4 wherein said multi-bit digital value represents two bits of digital information.
- 6. A memory cell as in claim 4 wherein said multi-bit digital value represents more than-two bits of digital information.
- 7. A memory cell as in claim 4 further comprising an electronic circuit connected to said word line and first and second digit lines for operating said transistor to write and read said multi-bit digit value to and from said memory cell.
- 8. A memory cell as in claim 7 wherein said transistor stores at least two separate binary digit values by the charges stored in said first and second floating gate regions.
- 9. A memory cell as in claim 7 wherein said electronic circuit applies a first voltage to said word line and, for at least a portion of the duration of the application of said first voltage to said word line, a second voltage to a digit line connected with one of said first and second floating gate regions to store a charge in said one floating gate region.
- 10. A memory cell as in claim 9 wherein said electronic circuit further applies a third voltage to a digit line associated with the other of said first and second floating gate regions for at least a portion of the duration of the application of said first voltage to store a charge in said other floating gate region.
- 11. A memory cell as in claim 4 wherein a gate region threshold voltage Vt of said transistor is related to the value of the charges stored in said first and second floating gate regions.
- 12. A memory cell as in claim 10 wherein said electronic circuit applies said second and third voltages in sequence for at least a portion of the duration that said electronic circuit applies said first voltage to said word line.
- 13. A memory cell as in claim 7 wherein said electronic circuit applies a fourth voltage to said word line, and for at least a portion of the duration of the application of said fourth voltage to said word line, a fifth voltage to a digit line associated with one of said first and second floating gate regions to read a bit value defining charge stored in said one floating gate region.
- 14. A memory cell as in claim 13 wherein said electronic circuit applies a sixth voltage to a digit line associated with the other of said first and second floating gate regions for at least a portion of the duration of the application of said fourth voltage to said word line to read a bit value defining charge stored in said other floating gate region.
- 15. A memory cell as in claim 14 wherein said electronic circuit applies said fifth and sixth voltages in sequence for at least a portion of the duration that said electronic circuit applies said fourth voltage to said word line.
- 16. A memory cell as in claim 1 wherein said memory cell is part of a flash memory array.
- 17. A memory cell as in claim 14 further comprising a decoder responsive to the charges read from said first and second floating gate regions for providing a multi-bit binary value representing the charges stored in said first and second floating gate regions.
- 18. A memory cell as shown in claim 7, wherein a gate region turn on threshold voltage Vt of said transistor is related to the value of the charges stored in said first and second floating gates and wherein said electronic circuit supplies voltage to said row and first and second digit lines in a manner which enables said threshold voltage Vt to be determined.
- 19. A memory cell as in claim 18, further comprising a decoder for providing a multi-bit value in response to a determined threshold voltage Vt.
- 20. A memory cell as in claim 18, wherein said electronic circuit supplies a ramp voltage to said word line while biasing said source and drain regions through said digit lines in a manner which causes said transistor to turn on when said ramp voltage reaches said gate region threshold voltage Vt, a representation of said ramp voltage at the time of turn on of said transistor being decoded to thereby read a multi-bit digit value from said memory cell.
- 21. A memory cell as in claim 1, wherein each of said floating gate regions is capacitively coupled to a respective active doped region through a dielectric region located below it and through a dielectric region located on one of its sidewalls.
- 22. A memory cell as in claim 1, wherein said sidewall dielectric region connects with a conductive area,, said conductive area providing a conductive path connecting an active doped region associated with said at least one floating gate region with an associated digit line.
- 23. A memory cell as in claim 22, wherein said conductive area is a conductive plug.
- 24. A memory cell as in claim 22, wherein said sidewall dielectric region runs the length of said at least one floating gate region and said conductive area connects with a portion of said sidewall dielectric region.
- 25. A memory cell as in claim 1, wherein said sidewall dielectric region is formed of an oxide layer.
- 26. A memory cell as in claim 1, wherein said sidewall dielectric region is formed of an ONO layer.
- 27. A memory cell comprising:
a word line; first and second digit lines; a transistor comprising a control gate region connected to said word line, active doped regions respectively connected to said first and second digit lines, and a floating gate region located beneath said control gate region, said floating gate region being capacitively coupled to one of said actively doped regions through a dielectric region located below said floating gate region and through a sidewall dielectric region.
- 28. A memory cell as in claim 27, wherein said sidewall dielectric region connects with a conductive area, said conductive area providing a conductive path connecting an active doped region associated with said at least one floating gate region with an associated digit line.
- 29. A memory cell as in claim 28, wherein said conductive area is a conductive plug.
- 30. A memory cell as in claim 27, wherein said sidewall dielectric region runs the length of said at least one floating gate region and said conductive area connects with a portion of said sidewall dielectric region.
- 31. A memory cell as in claim 27, wherein said sidewall dielectric region is formed of an oxide layer.
- 32. A memory cell as in claim 27, wherein said sidewall dielectric region is formed of an ONO layer.
- 33. A method of forming a memory cell comprising the steps of:
forming a first floating gate region on a silicon substrate; forming a second floating gate region on said silicon substrate; said second floating gate region being adjacent to and electrically isolated from said first floating gate region; forming a sidewall insulator on at least one of said first and second floating gate regions; forming an insulating layer over said first and second floating gate regions; forming a control gate region over said insulating layer and over said first and second floating gate regions; forming active doped regions in said substrate such that said first and second floating gate regions are located at least in part between said active doped regions; and forming electrical interconnects with said active doped and control gate regions, at least one of the electrical interconnects to an active doped region also connecting with said sidewall insulator.
- 34. A method as in claim 33, wherein said electrical interconnects include a first digit line connected with one of said active doped regions, a second digit line connected to the other of said active doped regions, and a row line connected to said control gate region.
- 35. A method as in claim 33, further comprising the step of placing an insulating region between said first and second floating gate regions, said first and second floating gate regions being adjacent each other but separated by said insulating region.
- 36. A method as in claim 33, wherein said first and second floating gate regions are spaced from one another, said method further comprising the steps of providing an insulating layer on the tops and the side edges of said first and second floating gate regions which face one another, and wherein said gate control region is additionally formed between the side edges of said first and second floating gate regions which face one another.
- 37. A method as in claim 33, further comprising the steps of forming a field oxide isolating region around said memory cell to isolate said memory cell from adjacent memory cells in said substrate.
- 38. A method as in claim 33, further comprising the steps of forming an array of said memory cells on said silicon substrate.
- 39. A method as in claim 33, wherein said memory cell is a memory cell of a flash memory array.
- 40. A method of forming a memory cell comprising the steps of:
forming a first insulator layer on said silicon substrate; forming a floating gate region on said first insulator layer; forming a second insulator layer on at least one sidewall of said floating gate region; forming a third insulator layer over said floating gate region; forming a gate control region over said third insulator layer and over said floating gate region; forming active doped regions in said substrate such that said floating gate region is located at least in part between said active doped regions; and forming respective electrical interconnects with said active doped regions and control gate region; at least one of the electrical interconnects for one of said active doped regions being electrically connected with said second insulator layer to form a capacitor between said floating gate region and said one active doped region through said second insulator layer.
- 41. A method as in claim 40, wherein said electrical interconnects include a first digit line connected with one of said active doped regions, a second digit line connected to the other of said active doped regions, and a row line connected to said control gate region.
- 42. A method as in claim 40, further comprising the steps of forming an array of said memory cells on said silicon substrate.
- 43. A method as in claim 40, wherein said memory cell is a memory cell of a flash memory array.
- 44. A computer system comprising:
a processor and a flash memory connected to said processor for storing information used by said processor, said flash memory comprising a plurality of arrayed memory cells, at least some of said arrayed memory cells comprising:
a word line; first and second digit lines; a transistor comprising a control gate region connected to said word line, active doped regions respectively connected to said first and second digit lines, and at least first and second floating gate regions located beneath said control gate region; at least one of said floating gate regions being capacitively coupled to a respective active doped region through a dielectric region located below said at least one floating gate region and through a dielectric region located on a sidewall of said at least one floating gate region.
- 45. A computer system as in claim 44, wherein said transistor is formed in an integrated circuit and said at least first and second floating gate regions are located adjacent each other separated by an insulator.
- 46. A computer system as in claim 44, wherein said at least first and second floating gate regions are located between said active doped regions.
- 47. A computer system as in claim 44, wherein each of said floating gate regions is arranged to store a separate charge enabling said transistor to store a multi-bit digital value.
- 48. A computer system as in claim 47, wherein said multi-bit digital value represents two bits of digital information.
- 49. A computer system as in claim 47, wherein said multi-bit digital value represents more than two bits of digital information.
- 50. A computer system as in claim 47, further comprising an electronic circuit connected to said word line and first and second digit lines for operating said transistor to write and read said multi-bit digit value to and from said memory cell.
- 51. A computer system as in claim 47, wherein said electronic circuit applies a first voltage to said word line and, for at least a portion of the duration of the application of said first voltage to said word line, a second voltage to a digit line connected with one of said first and second floating gate regions to store a bit value defining charge in said one floating gate region.
- 52. A computer system as in claim 51, wherein said electronic circuit further applies a third voltage to a digit line associated with the other of said first and second floating gates for at least a portion of the duration of the application of said first voltage to said word line to store a bit value defining charge in said other floating gate region.
- 53. A computer system as in claim 47, wherein a gate region threshold voltage Vt of said transistor is related to the value of the charges stored in said first and second floating gate regions.
- 54. A computer system as in claim 52, wherein said electronic circuit applies said second and third voltages in sequence for at least a portion of the duration that said first electronic circuit applies said first voltage to said word line.
- 55. A computer system as in claim 47, wherein said electronic circuit applies a fourth voltage to said word line and for at least a portion of the duration of the application of said fourth voltage to said word line, a fifth voltage to a digit line associated with one of said first and second floating gate regions to read a bit value defining charge stored in said one floating gate region.
- 56. A computer system as in claim 55, wherein said electronic circuit applies a sixth voltage to a digit line associated with the other of said first and second floating gate regions for at least a portion of the duration of the application of said fourth voltage to said word line to read a bit value defining charge stored in said other floating gate.
- 57. A computer system as in claim 47, wherein said electronic circuit applies said fifth and sixth voltages for at least a portion of the duration that said electronic circuit applies said fourth voltage to said word line.
- 58. A computer system as in claim 44, wherein said memory cell is part of a flash memory array.
- 59. A computer system as in claim 56, further comprising a decoder responsive to the charges read from said first and second floating gate regions for providing a multi-bit binary value representing the charges stored in said first and second floating gate regions.
- 60. A computer system as in claim 50, wherein a gate region turn on threshold voltage Vt of said transistor is related to the value of the charges stored in said first and second floating gates and wherein said electronic circuit supplies voltage to said row and first and second digit lines in a manner which enables said threshold voltage Vt to be determined.
- 61. A computer system as in claim 60, further comprising a decoder for providing a multi-bit value in response to a determined threshold voltage Vt.
- 62. A computer system as in claim 60, wherein said electronic circuit supplies a ramp voltage to said word line while biasing said source and drain regions through said digit lines in a manner which causes said transistor to turn on when said ramp voltage reaches said gate threshold voltage Vt, a representation of said ramp voltage at the time of turn on of said transistors being decoded to thereby read a multi-bit digit value from said memory cell.
- 63. A method of operating a memory cell comprising at least one floating gate region, a control gate region, active doped regions, a word line connected to said control gate region, first and second digit lines respectively connected to said active doped regions, and an electrical connection between one of said digit lines and at least one of said active doped regions which connects with a sidewall of said at least one floating gate region through a sidewall insulator to form a capacitor across said sidewall insulator between said at least one floating gate region and said at least one active region, said method comprising the steps of:
(a) controlling the selective storage of charges in said floating gate region to store a value in said memory cell, said connection of said electrical interconnect with said sidewall assisting in storing charge in said floating gate; and (b) selectively reading the charges stored in said floating gate region and using the read charges to determine a value stored in said memory cell.
- 64. A method of operating as in claim 63, further comprising the step of erasing charges stored in said floating gate with the assistance of said capacitor.
- 65. A method as in claim 63, wherein said memory cell comprises first and second floating gate regions and respective electrical connection is provided between each of said digit fines and a respective active doped region, each of said electrical connections connecting with a sidewall of a respective floating gate region through a respective sidewall insulator to form a capacitor across said respective sidewall insulator between a floating gate and an active region, said method further comprising the step of controlling the selective storage of charges in said first and second floating gate regions to store a multi-bit binary value in said memory cell.
- 66. A method as in claim 65, wherein said controlling step, when storing a charge in a selected floating gate region, comprises the step of selectively applying a voltage differential to said word line, and a digit line associated with said selected floating gate region.
- 67. A method as in claim 65, wherein said multi-digit binary value represents two binary bits which can be stored in said memory cell.
- 68. A method as in claim 65, wherein said multi-digit binary value represents more than two binary bits which can be stored in said memory cell.
- 69. A method as in claim 66, wherein when charges are to be selectively stored in each of said first and second floating gate regions said controlling step comprises the steps of:
(a) applying voltages to said word line and said first digit line to establish a voltage differential between them to store a first charge in one of said floating gates; (b) applying a voltage to said word line and second digit line to establish a voltage differential between them which stores a second charge in the other of said floating gates.
- 70. A method as in claim 69, wherein steps (a) and (b) are carried out in sequence.
- 71. A method as in claim 65, wherein the step of reading the charges stored in said first and second floating gate regions comprises the steps of:
applying voltage to said word line and said first digit line to establish a voltage differential which causes a read out of a stored charge in one of said floating gate regions; applying voltage to said word line and said second digit line to establish a voltage differential which causes a read out of a stored charge in the other floating gate region; and decoding the read changes from said fist and second floating gates to determine the multi-digit binary value stored in said memory cell.
- 72. A method as in claim 66, wherein to store a charge in a floating gate region, a first voltage is applied to said row line and a second voltage is applied to a digit line, said first voltage being larger than said second voltage.
- 73. A method as in claim 65, wherein to read a charge from a selected floating gate region a third voltage is applied to said word line, and a fourth voltage is applied to a digit line, associated with said selected floating gate region said third voltage being larger than said fourth voltage.
- 74. A method as in claim 65, further comprising the step of erasing a multi-digit binary value from said memory cell.
- 75. A method as in claim 74, wherein the step of erasing comprises the steps of applying a fifth voltage to said word line and a sixth voltage to said first and second digit lines, said fifth and sixth voltages establishing a voltage differential across said first and second floating gate regions which causes the charges on said floating gate regions to tunnel to said first and second digit lines.
- 76. A method as in claim 74, wherein the step of erasing comprises applying a seventh voltage to said word line and an eighth voltage to said substrate to establish a voltage differential across said first and second floating gate regions which causes the charges on said floating gate regions to tunnel to said substrate.
- 77. A method as in claim 65, wherein the step of sending the charges stored in said first and second floating gate regions comprises the steps of:
supplying voltages to said row and first and second digit lines in a manner which enables a threshold voltage Vt of said transistor to be determined.
- 78. A method as in claim 77, further comprising the step of decoding a determined threshold voltage Vt value to provide a multi-bit value.
- 79. A method as in claim 77 further comprising the step of providing an increase ramp voltage to said word line while biasing said transistor in a manner which turns it on when said threshold voltage Vt is reached and determining the ramp voltage which causes said transistor to turn on.
DISCUSSION OF RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. application Ser. No. 09/056,764, filed Apr. 8, 1998, the disclosure of which is incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09650078 |
Aug 2000 |
US |
Child |
09808158 |
Mar 2001 |
US |
Parent |
09132667 |
Aug 1998 |
US |
Child |
09650078 |
Aug 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09056764 |
Apr 1998 |
US |
Child |
09132667 |
Aug 1998 |
US |