Claims
- 1. A semiconductor device comprising an insulated gate field effect device, the semiconductor device comprising a semiconductor body having adjacent one major surface an active device area bounded by an insulating region, the active device area comprising a plurality of source regions with adjacent source regions being separated by and spaced apart from an intervening associated drain region to define a respective conduction channel region between each source and drain region, the conductive channel region having a length which extends between the respective source and drain regions and having a width which is transverse to said length and in a plane parallel to said one major surface, the source and drain regions being aligned to form a row of regions, and an insulated gate structure overlying each conduction channel region for providing a gateable connection between each source and drain region, the insulated gate structure comprising, for each conduction channel region, a first insulated gate section adjacent the drain region and a second insulated gate section between the first insulated gate section and the adjacent source region, the insulated gate sections having ends extending beyond the active device area onto the insulating region to enable the first and second insulated gate sections to be connected to respective first and second insulated gate conductors outside of the active device area, the first insulated gate sections being configured within the active device area so as to laterally encircle each drain region by forming a respective closed loop insulated gate region laterally encircling each drain region and having a common end extending beyond the active device area onto the insulating region for enabling connection to the first insulated gate conductor, each drain region being located near an additional source region spaced apart from said plurality of source regions, provided within the active device area and spaced apart from the drain region in a direction which is parallel to said width of the conduction channel regions and perpendicular to said row of regions to define an additional conduction channel region between the drain region and the additional source region, and the second insulated gate sections being connected so as to provide an area of insulated gate between each additional source region and the associated drain region.
- 2. A device according to claim 1, wherein the insulated gate field effect device comprises an array of alternate source and drain regions provided within the active device area.
- 3. A device according to claim 1, wherein the active device area comprises a relatively lowly doped body region of one conductivity type within which opposite conductivity type source and drain regions are provided.
- 4. A device according to claim 1, wherein the source regions and additional source region near each drain region form a continuous source area.
- 5. A device according to claim 1, wherein adjacent first and second insulated gate sections are spaced apart and a conductive region is provided adjacent the one major surface in a space between the first and second insulated gate sections to enable a continuous conduction channel to be provided between each source and drain region.
- 6. A device according to claim 1, wherein the insulated gates have a conductive gate layer comprising a metal silicide.
- 7. A device according to claim 6, wherein the metal silicide is selected from the group consisting of titanium silicide and cobalt silicide.
- 8. A device according to claim 1, wherein the source and drain regions are self-aligned to the insulated gate structure.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9201004 |
Jan 1992 |
GBX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/182,309, filed Jan. 18, 1994, which is a continuation of Ser. No. 08/006,115, filed Jan. 15, 1993, all abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4635088 |
Eguchi |
Jan 1987 |
|
4879582 |
Kimura et al. |
Nov 1989 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
0076006 |
Apr 1983 |
EPX |
0204336 |
Oct 1986 |
EPX |
0330142 |
Aug 1989 |
EPX |
0112234 |
Apr 1990 |
JPX |
1175601 |
Dec 1969 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Sze, S. M., Semi conductor Devices : Physics and Technology, Bell Telephone Laboratories, Inc., 1985, pp. 422-423 and 376-377. |
"A UHF MOS Tetrode With Polysilicon Gate" Solid-State Electronics, vol. 23, pp. 23-30, by F. M. Klassen, H. J. Wilting and W. C. J. de Groot; Pergamon Press Ltd. 1980. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
182309 |
Jan 1994 |
|
Parent |
6115 |
Jan 1993 |
|