Claims
- 1. A circuit comprising:
- a wordline; and
- a clamp circuit configured to generate a first voltage on said wordline during a read operation and a second voltage on said wordline during a write operation, wherein said first and second voltages are different voltages each generated in response to a select signal.
- 2. The circuit of claim 1, whererin said first and second voltages are less than a supply voltage.
- 3. The circuit according to claim 2, wherein said select signal is coupled to one or more devices coupled to said wordline.
- 4. The circuit according to claim 3 wherein:
- a first state of said select signal corresponds to said read operation; and
- a second state of select signal corresponds to said write operation.
- 5. The circuit according to claim 1 wherein said clamp circuit comprises one or more transistors.
- 6. The circuit of claim 5 wherein said one or more transistors couple said wordline to a ground voltage.
- 7. The circuit according to claim 1 wherein said clamp circuit comprises one or more diodes.
- 8. The circuit according to claim 1 wherein said clamp circuit comprises dual level wordline clamp.
- 9. The circuit according to claim 1 further comprising a memory cell coupled to said wordline.
- 10. The circuit of claim 9, wherein said memory cell comprises a random access memory (RAM) cell.
- 11. The circuit according to claim 10 wherein said RAM cell comprises a Static Random Access Memory (SRAM) cell.
- 12. A circuit comprising:
- wordline means; and
- means for clamping a first voltage on said wordline means during a read operation and a second voltage on said wordline means during a write operation, wherein said first and second voltages are different voltages each generated in response to a selected signal.
- 13. The circuit according to claim 12 wherein said first and second voltages are less than a supply voltage.
- 14. The circuit according to claim 13 wherein said clamping means comprises one or more transistors.
- 15. The circuit according to claim 12 further comprising:
- select means coupled to said wordline means, said select means corresponding to an operational mode of an external circuit.
- 16. The circuit according to claim 15 wherein:
- a first state of said select means corresponds to said read operation; and
- a second state of said select means corresponds to said write operation.
- 17. The circuit according to claim 12 wherein said clamping means comprises one or more diodes.
- 18. The circuit according to claim 12 further comprising a Static Random Access Memory (SRAM) cell coupled to said wordline means.
- 19. A method for reducing current consumption in a memory comprising the steps of:
- (a) clamping a first voltage to a wordline in a memory cell in said memory in response to a first state of a control signal; and
- (b) clamping a second voltage to said wordline in response to a second state of said control signal, wherein said first and second voltages are different voltages.
- 20. The method according to claim 19, wherein:
- a first state of said select signal corresponds to said read operation; and
- a second state of said select signal corresponds to said write operation.
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 08/769,241, U.S. Pat. No. 5,864,507, filed Dec. 18, 1996.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
769241 |
Dec 1996 |
|