Claims
- 1. A semiconductor device in a semiconductor substrate having a first well of a first conductivity type and a second well of a second conductivity type, comprising:a gate dielectric over at least a portion of the first well and the second well; a first gate over the first well and the gate dielectric, the first gate having a first region of a first metal type, a second region of a second metal type different from the first metal type, and a third region of a third metal type different from the first and second metal types, the first region being on the gate dielectric; a first source and a first drain formed in the first well adjacent to the first gate; a second gate over the second well and the gate dielectric, the second gate of the second metal type and being on the gate dielectric; a second source and a second drain formed in the second well adjacent to the second gate.
- 2. The semiconductor device of claim 1, wherein the first region has a first thickness and the second region has a second thickness, and wherein the second thickness is at least two times greater than the first thickness.
- 3. The semiconductor device of 1, wherein the gate dielectric is a transition metal oxide.
- 4. The semiconductor device of claim 3, wherein the first region has a first thickness and the second region has a second thickness, and wherein the second thickness is greater than the first thickness.
- 5. The semiconductor device of claim 4, wherein the second thickness is at least about ten times greater than the first thickness.
- 6. The semiconductor device of claim 5, wherein the first metal type is platinum.
- 7. The semiconductor device of claim 6, wherein the second metal type is tantalum nitride.
- 8. The semiconductor device of claim 7, wherein the transition metal oxide is selected from oxides of Zirconium, Hafnium, Aluminum, Lanthanum, Silicon, Titanium or combinations thereof.
- 9. The semiconductor device of claim 8, wherein the third metal type is tungsten.
- 10. The semiconductor device of claim 9, wherein the first gate is for a p channel transistor.
- 11. The semiconductor device of claim 10, wherein the second gate is further characterized as being a stack comprising a fourth region of the second metal type on the gate dielectric over the second well and a fifth region of the third metal type over the fourth region.
- 12. The semiconductor device of claim 11, wherein the substrate comprises a silicon layer on an insulator.
- 13. The semiconductor device of claim 12, wherein the first conductivity type is P type and the second conductivity type is N type.
- 14. The semiconductor device of claim 1, wherein the second metal type is selected from tantalum nitride, niobium, aluminum, tantalum, molybdenum, and zirconium, vanadium, or titanium.
- 15. The semiconductor device of claim 14, wherein the first metal type is selected from iridium, platinum, rhenium, or ruthenium oxide.
- 16. The semiconductor device of claim 15, wherein the gate dielectric is selected from oxides of Zirconium, Hafnium, Aluminum, Lanthanum, Silicon, Titanium or combinations thereof.
- 17. The semiconductor device of claim 16, wherein the first gate has an extension over the first source and the first drain.
- 18. The semiconductor device of claim 17, wherein the second region is thicker than the first region.
- 19. The semiconductor device of claim 18, wherein the second region is at least two times thicker than the first region.
Parent Case Info
The following application is a Divisional of application Ser. No. 09/592,448, filed Jun. 12, 2000 which has become U.S. Pat. No. 6,444,512 on Sep. 3, 2002.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0899784 |
Mar 1999 |
EP |
60045053 |
Mar 1985 |
JP |
2000031291 |
Jan 2000 |
JP |
2001196468 |
Jul 2001 |
JP |
Non-Patent Literature Citations (4)
Entry |
Lu et al, “Dual-Metal Gate Technology for Deep Submicron CMOS Transistors,” IEEE, Symposium on VLSI Technology Digest of Technical Paper, pp. 72-73 (2000). |
Maiti et al., “Metal Gates for Advanced CMOS Technology,” SPIE Conference on Microelectronic Device Technology III, SPIE vol. 3881, pp. 46-57 (1999). |
Clafin et al., “High-K Dielectrics and Dual Metal Gates: Integration Issues for New CMOS Materials,” Materials Research Society Symposium Proc. vol. 567, pp. 603-608 (1999). |
Azuma et al., “Integration Technorology of Polymetal (W/WSiN/Poly-Si) Dual Gate CMOS for 1 Gbit DRAMs and Beyond,” IEEE, pp. 389-392 (1998). |