Claims
- 1. A dual-port memory comprising:
- an array of storage cells arranged in addressable rows and columns;
- a serial register having a plurality of stages, each stage being arranged for receiving a data bit from a selected storage cell;
- a plurality of bitline leads, only a single bitline lead interconnecting a column of storage cells to each different stage of the serial register; and
- the plurality of stages are static circuits, each including a latch disabling circuit for facilitating write in of new data.
- 2. A dual-port memory, in accordance with claim 1, further comprising:
- a keeper circuit for assuring that potentials on complementary nodes, included in the static circuits, swing from a supply voltage to a ground potential.
- 3. A dual-port memory, in accordance with claim 2, further comprising:
- a multiplexer, interposed between a plurality of the single bitline leads and each stage of the serial register, the multiplexer being responsive to a code word for selectively coupling a data bit from one of the single bitline leads into each stage of the serial register.
- 4. A dual-port memory comprising:
- an array of storage cells;
- a serial register having a plurality of static stages, each stage being arranged for receiving a data bit from a selected storage cell;
- a plurality of bitlines interconnecting columns of storage cells to stages of the serial register, only a single-sided bitline being arranged for interconnecting one column of storage cells to an associated stage of the serial register;
- each stage of the serial register includes a latch circuit having first and second amplifiers, each amplifier having an input node and an output node;
- a lead connecting the output node of the first amplifier with the input node of the second amplifier;
- a latch disabling circuit for selectively enabling and disabling coupling between the output node of the second amplifier and the input node of the first amplifier; and
- a lead for applying a signal from the selected one single-sided bitline to the input node of the first amplifier.
- 5. A dual-port memory, in accordance with claim 4, further comprising:
- another circuit, connected between the output and input nodes of the first amplifier, to assure that potential levels on the input node of the first amplifier are either a full supply voltage or a ground potential.
Parent Case Info
This is a division of application Ser. No. 07/905,967, filed Jun. 29, 1992, now U.S. Pat. No. 5,299,154.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
905967 |
Jun 1992 |
|