Claims
- 1. A method of fabricating a CMOS transistor pair comprising the steps of:
a) forming a first doped well of first conductivity type and a second doped well of second conductivity type in a semiconductor substrate, b) forming a dielectric layer over the first doped well and over the second doped well, c) forming a layer of a first metal over the dielectric layer, said first metal having a first work function, d) forming a layer of a second metal over the layer of a first metal, the second metal having a second work function, e) selectively removing the layer of second metal from over the first doped well, f) selectively etching the first metal, second metal, and dielectric layer to form gate structures over the first doped well and over the second doped well, and g) annealing the substrate and gate structure whereby the gate structure of the second doped well comprises a mixture of the first metal and the second metal and a layer of the second metal abutting the dielectric layer.
- 2. The method as defined by claim 1 and further including the steps of forming source and drain regions for a first MOS transistor in the first doped well, and forming source and drain regions for a second MOS transistor in the second doped well.
- 3. The method as defined by claim 2 wherein the steps of forming source and drain regions follows step d).
- 4. The method as defined by claim 2 wherein the steps of forming source and drain regions precedes step d).
- 5. The method as defined by claim 2 wherein the first conductivity type is N and the second conductivity type is P.
- 6. The method as defined by claim 2 wherein the first conductivity type is P and the second conductivity type is N.
- 7. A method of fabricating a CMOS transistor pair comprising steps of
a) forming a first doped well of first conductivity type and a second doped well of second conductivity type in a semiconductor substrate, b) forming a dielectric layer over the first doped well and over the second doped well, c) forming a layer of a first metal over the dielectric layer, said first layer having first work function, d) forming a diffusion barrier layer over the first metal layer and over the first well, e) forming a layer of a second metal over the barrier layer and over the layer of first metal, the second metal having a second work function, f) selectively etching the first metal, the second metal, and the dielectric layer to form gate structures over the first doped well and over the second doped well, and g) annealing the substrate and gate structures whereby the gate structure over the second doped well comprises a mixture of the first metal and the second metal and a layer of the second metal abutting the dielectric layer.
- 8. The method as defined by claim 5 and further including the steps of forming source and drain regions for a first MOS transistor in the first doped well and forming source and drain regions for a second MOS transistor in the second doped well.
- 9. The method as defined by claim 8 wherein the steps of forming the source and drain regions follows step e).
- 10. The method as defined by claim 8 wherein the steps of forming source and drain regions precedes step e).
- 11. The method as defined by claim 7 wherein step d) includes forming a diffusion barrier layer over the second doped well and over the first doped well and then removing the barrier layer from over the second doped well.
- 12. The method as defined by claim 7 wherein step d) includes forming a diffusion barrier layer over the first doped well and over the second doped well and then deactivating the barrier layer over the second doped well.
- 13. The method as defined by claim 12 wherein the barrier layer over the second doped well is deactivated by ion implantation.
- 14. The method as defined by claim 7 wherein the first conductivity type is P and the second conductivity type is N.
- 15. The method as defined by claim 7 wherein the first conductivity type is N and the second conductivity type is P.
- 16. A CMOS transistor pair comprising
a) a first MOS transistor of one conductivity type having a source and a drain separated by a channel and a first gate over the channel and separated therefrom by an insulator, the first gate comprising a first metal having a first work function, and b) a second MOS transistor of second conductivity type having a source and a drain separated by a channel and a second gate over the channel and separated therefrom by an insulator, the second gate comprising a mixture of the first metal and a second metal and a layer of the second metal abutting the insulator.
- 17. The CMOS transistor pair as defined by claim 16 wherein the first metal is selected from the group consisting of Ti, Ta, and Nb.
- 18. The CMOS transistor pair as defined by claim 17 wherein the second metal is selected from the group consisting of Ni, Ir, Mo, and Ru.
- 19. The CMOS transistor pair as defined by claim 18 wherein the first metal is titanium and the second metal is nickel.
- 20. The CMOS transistor pair as defined by claim 19 wherein the thickness of the first metal is on the order of 5-20 nm and the thickness of the second metal is in the order of 20-100 nm.
- 21. The CMOS transistor pair as defined by claim 20 wherein the CMOS transistor pair is formed in a silicon substrate and the insulator comprises silicon oxide.
- 22. The CMOS transistor pair as defined by claim 21 wherein the work function of the first metal is on the order of 4.1 eV and the work function of the second metal is on the order of 5.2 eV.
- 23. The CMOS transistor pair as defined by claim 16 wherein the work function of the first metal is on the order 4.1 eV and the work function of the second metal is on the order of 5.2 eV.
- 24. The CMOS transistor pair as defined by claim 16 wherein the first MOS transistor is an n-MOS transistor and the second MOS transistor is a p-MOS transistor.
- 25. A gate structure for a MOSFET device comprising a gate insulation layer, a first layer of a first metal abutting the gate insulation layer, and a second layer overlying the first layer and comprising a mixture of the metal of the first layer and a second metal, formed by diffusion of the first metal into and through the second metal.
- 26. The gate structure as defined by claim 25 wherein the first metal is selected from the group consisting of Ni, Ir, Mo, and Ru.
- 27. The gate structure as defined by claim 26 wherein the second metal is selected from the group consisting of Ti, Ta, and Nb.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application claims priority from Provisional Patent Application No. 60/353,786, filed Jan. 30, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60353786 |
Jan 2002 |
US |