The present invention is generally directed to printed circuit boards. More specifically, the present invention is directed to printed circuit boards having select exposure of inner layer circuitry.
A printed circuit board (PCB) mechanically supports and electrically connects electronic components using conductive traces, pads and other features etched from electrically conductive sheets, such as copper sheets, laminated onto a non-conductive substrate. Multi-layered printed circuit boards are formed by stacking and laminating multiple such etched conductive sheet/non-conductive substrate. Conductors on different layers are interconnected with plated-through holes called vias.
A printed circuit board includes a plurality of stacked layers, the layers made of alternating non-conductive layers and conductive layers. The non-conductive layers can be made of prepreg or base material that is part of a core structure, or simply core. Prepreg is a fibrous reinforcement material impregnated or coated with a thermosetting resin binder, and consolidated and cured to an intermediate stage semi-solid product. Prepreg is used as an adhesive layer to bond discrete layers of multilayer PCB construction, where a multilayer PCB consists of alternative layers of conductors and base materials bonded together, including at least one internal conductive layer. A base material is an organic or inorganic material used to support a pattern of conductor material. A core is a metal clad base material where the base material has integral metal conductor material on one or both sides. A laminated stack is formed by stacking multiple core structures with intervening prepreg and then laminating the stack. A via is then formed by drilling a hole through the laminated stack and plating the wall of the hole with electrically conductive material, such as copper. The resulting plating interconnects the conductive layers in the laminated stack.
In some applications, it is desirable to form part of the printed circuit board with a reduced number of layers, which are flexible, to form a flexible portion that is bendable yet remains interconnected to other rigid portions of the printed circuit board, thereby forming a rigid-flexible printed circuit board. Current process flow is to pre-cut prepreg at a desired flexible portion and then control resin squeeze out during the lamination process. This process flow has disadvantages such as high cost of low flow prepreg, limited supply of low flow prepreg and difficulty in controlling resin squeeze out. Additionally, lamination accessories such as release film and conformal film are needed which also add cost. Release film provides a separation between a surface copper layer (conducting layer) in the lamination stack and the conformal film. Conformal film is a thermoplastic layer which softens under lamination temperature and conforms to the area with prepreg pre-cut. This reduces prepreg resin flowing into the flexible portion. However, resin can still flow into the rigid-flexible boundary randomly, resulting in an irregular rigid-flexible boundary. Such an irregular boundary forms a serrated surface that cuts against the flexible portion. Further, lamination under high pressure and the impact of conformal film can result in increased panel distortion and it is difficult to achieve flat surface for fine line etching or even dielectric thickness across panel to control impedance. A panel here refers to the finished product of the stack of laminate and prepreg after lamination. In order to solve these issues, a new manufacturing process for rigid-flex printed circuit boards is needed.
Embodiments are directed to a PCB having multiple layers, where select portions of inner layer circuitry, referred to as inner core circuitry, are covered by a coverlay material and the coverlay and inner core circuitry are exposed from the remaining layers of the PCB to form a flexible PCB portion. The PCB having an exposed coverlay and inner core circuitry is formed using a dummy core plus coverlay process. The select inner core circuitry is part of an inner core. During manufacturing of the PCB, a coverlay is applied over the select inner core circuitry and a dummy core is applied over the coverlay. The coverlay and the dummy core protect the select inner core circuitry during subsequent process steps and also enable exposure of the coverlay and select inner core circuitry as described in detail below. The flexible PCB portion is an extension of the remaining adjacent multiple layer PCB. The remaining portion of the multiple layer PCB is rigid, referred to as a rigid PCB portion. The inner core is a layer(s) of the PCB and is therefore common to both the flexible PCB portion and the remaining rigid PCB portion. The flexible PCB portion can be formed as an interior portion of the PCB such that a rigid PCB portion is coupled to either end of the flexible PCB portion.
In an aspect, a printed circuit board is disclosed. The printed circuit board includes a rigid printed circuit board portion and a flexible printed circuit board portion. The rigid printed circuit board portion comprises a laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the laminated stack further comprises a first portion of an inner core structure. The flexible printed circuit board portion comprises a second portion of the inner core structure, wherein the inner core structure is a continuous structure that extends through both the rigid printed circuit board portion and the flexible printed circuit board portion. The second portion of the inner core structure comprises inner core circuitry and exposed coverlay material covering the inner core circuitry. In some embodiments, each of the conductive layers is pattern etched. In some embodiments, the printed circuit board further comprises one or more plated through hole vias in the rigid printed circuit board portion. In some embodiments, the rigid printed circuit board portion comprises a first rigid printed circuit board portion, further wherein the printed circuit board further comprises a second rigid printed circuit board portion comprising a second laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the second laminated stack further comprises a third portion of the inner core structure, further wherein the flexible printed circuit board portion is coupled between the first rigid printed circuit board portion and the second rigid printed circuit board portion. In some embodiments, the inner core structure comprises an inner core non-conductive layer having a first surface and a first conductive layer positioned on the first surface of the inner core non-conductive layer. In some embodiments, the first conductive layer of the inner core structure comprises the inner core circuitry in the second portion of the inner core structure. In some embodiments, the inner core non-conductive layer has a second surface opposing the first surface, further wherein the inner core structure further comprises a second conductive layer positioned on the second surface of the inner core non-conductive layer. In some embodiments, the second conductive layer of the inner core structure comprises the inner core circuitry in the second portion of the inner core structure. In some embodiments, the inner core non-conductive layer comprises polyimide. In some embodiments, the coverlay material comprises a combination of polyimide and adhesive.
In another aspect, a printed circuit board set form is disclosed. The printed circuit board set form comprises a plurality of printed circuit boards and breakaway substrate. The plurality of printed circuit boards are aligned within a common plane, wherein each printed circuit board is mechanically connected by a common substrate. Each printed circuit board comprises a rigid printed circuit board portion and a flexible printed circuit board portion. The rigid printed circuit board portion comprises a laminated stack of a plurality of non-conducting layers and a plurality of conductive layers, wherein the laminated stack further comprises a first portion of an inner core structure. The flexible printed circuit board portion comprises a second portion of the inner core structure, wherein the inner core structure is a continuous structure that extends through both the rigid printed circuit board portion and the flexible printed circuit board portion. The second portion of the inner core structure comprises inner core circuitry and exposed coverlay material covering the inner core circuitry. The breakaway substrate is aligned within the common plane and mechanically connected around a perimeter of the connected plurality of printed circuit boards, wherein the breakaway substrate includes a dummy core portion. In some embodiments, the breakaway substrate provides lateral structural stability to the connected plurality of printed circuit boards. In some embodiments, the plurality of printed circuit boards are electrically isolated from each other.
In yet another aspect, a method of manufacturing a printed circuit board is disclosed. The method comprises forming an inner core structure having an inner core circuitry on at least one surface of the inner core structure and applying a coverlay material over the inner core circuitry. The method also comprises forming a printed circuit board stack up, wherein the printed circuit board stack up comprises the inner core structure, a dummy core, one or more non-conductive layers and one or more conductive layers, wherein the dummy core is stacked on the coverlay material. The method also comprises laminating the printed circuit board stack up, thereby forming a laminated stack. The method also comprises forming a depth controlled rout from a surface of the laminated stack to the dummy core and around a perimeter of the dummy core, wherein a portion of the laminated stack within the perimeter of the rout and to a depth including the dummy core forms a laminated stack cap. The method also comprises removing the laminated stack cap, thereby exposing the coverlay material and forming a flexible portion of the printed circuit board. In some embodiments, the perimeter of the dummy core corresponds to a perimeter of the inner core circuitry. In some embodiments, the method also comprises forming the dummy core, wherein the dummy core comprises a non-conductive layer and a conductive layer. In some embodiments, the dummy core is stacked on the coverlay material such that the conductive layer of the dummy core contacts the coverlay material. In some embodiments, the method also comprises forming at least one plated through hole via in the laminated stack prior to forming the depth controlled rout, wherein the at least one plated through hole via is not aligned within the inner core circuitry. In some embodiments, the method also comprises pattern etching the conductive layers in the laminated stack prior to forming the printed circuit board stack up. In some embodiments, forming the inner core structure comprises applying a first conductive layer on a first surface of a non-conductive layer and applying a second conductive layer on a second surface of the non-conductive layer. In some embodiments, the first conductive layer is pattern etched and the second conductive layer is pattern etched. In some embodiments, the one or more non-conductive layers comprise one or more regular flow prepreg layers. In some embodiments, laminating the printed circuit board stack up comprises applying a standard lamination pressure less than about 450 psi. In some embodiments, a remaining portion of the laminated stack outside the perimeter of the rout forms a rigid portion of the printed circuit board, wherein an exposed outer surface of the laminated stack is smooth and non-rippled due to laminating the printed circuit board stack up using regular lamination pressure and the inclusion of regular flow prepreg.
In yet another aspect, another printed circuit board is disclosed. The printed circuit board comprises a rigid printed circuit board portion and a flexible printed circuit board portion. The rigid printed circuit board portion comprises a laminated stack of a plurality of non-conducting layers and a plurality of conductive layers. The plurality of non-conducting layers comprises a plurality of regular flow prepreg layers. An exposed outer surface of the laminated stack is smooth and non-rippled. The laminated stack further comprises a first portion of an inner core structure. The flexible printed circuit board portion comprises a second portion of the inner core structure. The inner core structure is a continuous structure that extends through both the rigid printed circuit board portion and the flexible printed circuit board portion. The second portion of the inner core structure comprises inner core circuitry In some embodiments, the second portion of the inner core structure further comprises an exposed coverlay material covering the inner core circuitry. In some embodiments, the regular flow prepreg layers each comprise prepreg having resin flow greater than about 100 mil. In some embodiments, an exposed lateral surface of the rigid printed circuit board forms a rigid-flexible boundary, wherein the rigid-flexible boundary formed at the exposed lateral surface is substantially smooth and regular.
Several example embodiments are described with reference to the drawings, wherein like components are provided with like reference numerals. The example embodiments are intended to illustrate, but not to limit, the invention. The drawings include the following figures:
Embodiments of the present application are directed to a printed circuit board. Those of ordinary skill in the art will realize that the following detailed description of the printed circuit board is illustrative only and is not intended to be in any way limiting. Other embodiments of the printed circuit board will readily suggest themselves to such skilled persons having the benefit of this disclosure.
Reference will now be made in detail to implementations of the printed circuit board as illustrated in the accompanying drawings. The same reference indicators will be used throughout the drawings and the following detailed description to refer to the same or like parts. In the interest of clarity, not all of the routine features of the implementations described herein are shown and described. It will, of course, be appreciated that in the development of any such actual implementation, numerous implementation-specific decisions must be made in order to achieve the developer's specific goals, such as compliance with application and business related constraints, and that these specific goals will vary from one implementation to another and from one developer to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking of engineering for those of ordinary skill in the art having the benefit of this disclosure.
The dummy core 6 protects the select inner core circuitry covered by the applied coverlay. In some embodiments, the dummy core 6 is a two-layer structure. A first layer is a non-conductive layer, such as a base material. The second layer is a conductive layer, such as a copper foil. The dummy core 6 is shaped similar to an inverted stencil where the stencil pattern is formed of the dummy core material and the area surrounding the pattern is free of material. The pattern of the dummy core 6 includes overlay portions 8 that have substantially the same shape and size as the areas of applied coverlay 4. The pattern of the dummy core 6 also includes interconnect portions 10 that connect the overlay portions 8 and an outer perimeter portion 12. The interconnect portions 10 and the outer perimeter portion 12 of the dummy core pattern provide a stable framework for accurately placing the overlay portions 8 relative to the coverlay 4.
A layer 14 is a non-conductive, insulating layer, such as prepreg. The prepreg used herein is a regular flow prepreg, which enables a regular pressure to be used during a subsequent lamination step, described above. In the PCB industry, “low flow” prepreg, such as that described in the background, is a general term to describe prepreg with lower resin flow than “regular flow” prepreg. “Low flow” prepreg usually has resin flow that is less than 100 mil. “Regular flow” prepreg has resin flow that is greater than 100 mil. A layer 16 is a conductive layer, such as copper foil or laminate, where a laminate includes a non-conductive layer such as base material and a conductive layer on one or both sides of non-conductive layer. In some embodiments, the layer 16 is representative of a multilayer buildup that can include many interspersed conductive and non-conductive layers.
A PCB stack-up is formed by stacking various combinations of the layers, or similar to the layers, shown in
A laminated stack is formed by laminating the PCB stack-up shown in
In
In
In
A dummy core 120 is positioned on the coverlay 112 of the inner core assembly and a dummy core 121 is positioned on the coverlay 114 of the inner core assembly. The dummy core 120 includes a conductive layer 118 and a non-conductive layer 116, and the dummy core 120 is oriented such that the conductive layer 118 is positioned against the coverlay 112. The type of coverlay used has a low adhesion to the material type of the conductive layer 118. This low adhesion enables removal of the dummy core 120 from the inner core assembly during a subsequent decap step shown and described in relation to
An intervening non-conductive layer 140, such as regular flow prepreg, is positioned between the dummy core 120 and the core structure 122, and an intervening non-conductive layer 142, such as regular flow prepreg, is positioned between the dummy core 121 and the core structure 130. In the exemplary configuration shown in
In
In
In
In
In
It is understood that the various structural configurations and the position of the inner core assembly shown in the embodiments of
In
In
In
A dummy core 220 is positioned on the exposed surface 203 of the inner core structure. The dummy core 220 includes a conductive layer 218 and a non-conductive layer 216. The dummy core 220 is oriented such that the conductive layer 218 is positioned against the exposed surface 203. The base material of the non-conductive layer 202 has a low adhesion to the material type of the conductive layer 218. This low adhesion enables removal of the dummy core from the inner core structure during a subsequent decap step shown and described in relation to
An intervening non-conductive layer 238, such as regular flow prepreg, is positioned between the dummy core 220 and the core structure 222, and an intervening non-conductive layer 242, such a s regular flow prepreg, is positioned between the core structure 222 and the core structure 230.
In
In
In
In
In
It is understood that the various structural configurations shown in the embodiments of
In some manufacturing processes, multiple PCBs are manufactured as discrete portions of a single substrate, which are separated into individual PCBs at the end of the manufacturing process. Such a single substrate configuration is referred to as a PCB set form.
The rigid PCB portions 32, 34 are ready for surface components to be mounted on select areas, such as through a surface mount technology (SMT) process. After the components are mounted, the PCBs are separated for subsequent installation into other devices. Separating the PCBs can be performed using any conventional process including, but not limited to, cutting the PCB set form 30 along etched lines. Cutting along the perimeter etch lines separates the breakaway area 46 from the PCBs.
In some embodiments, the flexible PCB portions can be formed as connector sections between rigid PCB portions, such as the configuration shown in
The printed circuit board and manufacturing processes described herein provided numerous advantages. The printed circuit board having both rigid PCB portions and a flexible PCB portions is formed using regular flow prepreg. In prior art printed circuit boards, flexible PCB portions are formed using low flow prepreg as well as lamination accessories such as release film and conformal film. Use of low flow prepreg is needed to control squeeze out during lamination. However, since low flow prepreg is used, a greater lamination pressure is required which results in surface ripple on the PCB exterior surfaces. Under high pressure the underlying topography of the inner layer circuitry is reflected on the surface resulting in the irregular, or rippled, surface. In the present application, there is no need to control resin squeeze out, there is no limitation in prepreg selection, there is no need of lamination accessories or high lamination pressure, which results in a flat exterior surfaces. The present process improves board flatness that solves impedance control issues and improves reliability of surface mounted component connections. Yield of fine line 2/2 mil etching and soldermask fine line imaging is also improved because of the flat exterior surfaces. Without use of lamination accessories and yield improvement, the process of the present application saves running cost dramatically. Higher pressure lamination as used in conventional processes leads to expansion in the X-Y plane of the PCB. Such lateral expansion moves surface contact pads relative to their designed positions. The present process uses standard lamination pressure and therefore reduces lateral expansion. Such dimensional control is becoming more and more significant with smaller and smaller pitch components to be surface mounted.
The printed circuit board and manufacturing process described herein also resolves the resin squeeze out issue at the rigid-flex boundary. In the present process, a well controlled and regular rigid-flex boundary is achieved while the prior art processes have poor control and irregular rigid-flex boundary which varies lot by lot. Conventional processes using low flow prepreg result in rougher, more irregular rigid-flex boundary. Such an irregular boundary affects reliability of the flexible PCB portion. In the current application, resin flow is restricted by the dummy core and a rigid-flexible boundary is defined by depth control rout. Therefore, the rigid-flexible boundary is substantially smooth and regular.
The present process also enables precise removal of the plug using the described decap process steps.
Standard rigid PCB design can be transferred to rigid-flex design smoothly using the present process, this expands product categories such as HDI, ELIC, 0.3 mm BGA pitch and sequential lamination, and hence increases business opportunities.
An advantage of using the coverlay and dummy core in the manufacturing process is that relatively early in the manufacturing process a final circuit surface, for example the inner core circuitry, can be prepared and protected during subsequent process steps. The final covered circuit surface can be re-exposed from other layers of a PCB laminated stack later in the process without having been contaminated.
The present application has been described in terms of specific embodiments incorporating details to facilitate the understanding of the principles of construction and operation of the printed circuit board. Many of the components shown and described in the various figures can be interchanged to achieve the results necessary, and this description should be read to encompass such interchange as well. As such, references herein to specific embodiments and details thereof are not intended to limit the scope of the claims appended hereto. It will be apparent to those skilled in the art that modifications can be made to the embodiments chosen for illustration without departing from the spirit and scope of the application.
Number | Date | Country | Kind |
---|---|---|---|
2016 1 0090048 | Feb 2016 | CN | national |
This application is a divisional application of co-pending U.S. patent application Ser. No. 15/064,437, filed on Mar. 8, 2016, and entitled “Dummy Core Restrict Resin Process and Structure,” which is hereby incorporated in its entirety by reference.
Number | Name | Date | Kind |
---|---|---|---|
4165557 | Taguchi et al. | Aug 1979 | A |
4338149 | Quaschner | Jul 1982 | A |
4356619 | Snyder et al. | Nov 1982 | A |
4630172 | Stenerson et al. | Dec 1986 | A |
4691419 | Keeler et al. | Sep 1987 | A |
4726114 | Staviski | Feb 1988 | A |
4941516 | Weiswurm | Jul 1990 | A |
5004639 | Desai | Apr 1991 | A |
5116440 | Takeguchi et al. | May 1992 | A |
5121297 | Haas | Jun 1992 | A |
5153050 | Johnston | Oct 1992 | A |
5159750 | Dutta et al. | Nov 1992 | A |
5175047 | McKenney et al. | Dec 1992 | A |
5206463 | DeMaso et al. | Apr 1993 | A |
5227223 | Morgan et al. | Jul 1993 | A |
5347712 | Yasuda et al. | Sep 1994 | A |
5409884 | Harada et al. | Apr 1995 | A |
5459639 | Izumi | Oct 1995 | A |
5784782 | Boyko et al. | Jul 1998 | A |
5876859 | Saxelby, Jr. et al. | Mar 1999 | A |
6031281 | Kang et al. | Feb 2000 | A |
6090237 | Reynolds et al. | Jul 2000 | A |
6214525 | Boyko et al. | Apr 2001 | B1 |
6224965 | Haas | May 2001 | B1 |
7037561 | Narita et al. | May 2006 | B2 |
7281328 | Lee et al. | Oct 2007 | B2 |
7313464 | Perreault et al. | Dec 2007 | B1 |
7576288 | Kondo et al. | Aug 2009 | B2 |
7898068 | Smeys et al. | Mar 2011 | B2 |
8020292 | Kumar et al. | Sep 2011 | B1 |
8278565 | Honjo et al. | Oct 2012 | B2 |
8519270 | Chang | Aug 2013 | B2 |
8558116 | Lee et al. | Oct 2013 | B2 |
8735739 | Ishihara et al. | May 2014 | B2 |
8882954 | Lee | Nov 2014 | B2 |
8884166 | Inatani | Nov 2014 | B2 |
9338899 | Lee et al. | May 2016 | B2 |
20010010303 | Caron et al. | Aug 2001 | A1 |
20030164077 | Hill et al. | Sep 2003 | A1 |
20040089472 | Ninomiya et al. | May 2004 | A1 |
20040219342 | Boggs et al. | Nov 2004 | A1 |
20050005996 | Mizutani | Jan 2005 | A1 |
20060043567 | Palanduz | Mar 2006 | A1 |
20060132427 | Weisberg et al. | Jun 2006 | A1 |
20060254811 | Kirstein et al. | Nov 2006 | A1 |
20070017697 | Hsu | Jan 2007 | A1 |
20070054104 | Ittel et al. | Mar 2007 | A1 |
20070117261 | Ueno et al. | May 2007 | A1 |
20070246254 | Kumar et al. | Oct 2007 | A1 |
20080217708 | Reisner et al. | Sep 2008 | A1 |
20080253612 | Reyier et al. | Oct 2008 | A1 |
20090004438 | Urakawa | Jan 2009 | A1 |
20090257707 | Shibata et al. | Oct 2009 | A1 |
20100159765 | Jian et al. | Jun 2010 | A1 |
20100288540 | Honjo et al. | Nov 2010 | A1 |
20110135248 | Langer et al. | Jun 2011 | A1 |
20110163457 | Mohan et al. | Jul 2011 | A1 |
20120024575 | Zhang et al. | Feb 2012 | A1 |
20120181074 | Ishihara et al. | Jul 2012 | A1 |
20130299223 | Yoo et al. | Nov 2013 | A1 |
20130341078 | Hardin et al. | Dec 2013 | A1 |
20140024147 | Xie et al. | Jan 2014 | A1 |
20140301053 | Iida et al. | Oct 2014 | A1 |
20150027627 | Lee et al. | Jan 2015 | A1 |
20150090688 | Ajoian | Apr 2015 | A1 |
20150359149 | Itoh et al. | Dec 2015 | A1 |
20150376444 | Saito et al. | Dec 2015 | A1 |
20160088729 | Kobuke et al. | Mar 2016 | A1 |
20160324012 | Qiu et al. | Nov 2016 | A1 |
20170118879 | Nakanishi et al. | Apr 2017 | A1 |
20170265298 | Zhang et al. | Sep 2017 | A1 |
Number | Date | Country |
---|---|---|
2008078454 | Apr 2008 | JP |
2015012022 | Jan 2015 | JP |
100887133 | Mar 2009 | KR |
100891814 | Apr 2009 | KR |
Entry |
---|
U.S. Patent and Trademark Office, “Advisory Action”, U.S. Appl. No. 15/064,437, dated Jun. 4, 2019, 3 pgs. |
U.S. Patent and Trademark Office, “Final Office Action”, U.S. Appl. No. 15/064,437, dated Feb. 28, 2019, 14 pgs. |
U.S. Patent and Trademark Office, “Final Office Action”, U.S. Appl. No. 15/064,437, dated Apr. 26, 2018, 14 pgs. |
U.S. Patent and Trademark Office, “Final Office Action”, U.S. Appl. No. 15/064,437, dated Jun. 27, 2017, 13 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 14/747,937, dated Mar. 31, 2017, 11 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 15/064,437, dated Feb. 17, 2017, 12 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 15/064,437, dated Sep. 4, 2018, 14 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 15/064,437, dated Oct. 3, 2017, 13 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 15/087,793, dated Feb. 27, 2018, 11 pgs. |
U.S. Patent and Trademark Office, “Non-Final Office Action”, U.S. Appl. No. 15/367,679, dated Nov. 1, 2017, 16 pgs. |
Number | Date | Country | |
---|---|---|---|
20200015365 A1 | Jan 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15064437 | Mar 2016 | US |
Child | 16552723 | US |