This application is a continuation-in-part application of application Ser. No. 11/273,028, filed Nov. 15, 2005, and claims the benefit of Taiwan application Serial No. 93134989, filed Nov. 15, 2004, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The invention relates in general to a duplex scan apparatus, and more particularly to a duplex scan apparatus, using a single application specific integrated circuit (ASIC) to simultaneously process the image data generated in duplex scan.
2. Description of the Related Art
For example, the ASICs 110 and 120 output the timing T1 and T2 of 1200 dpi respectively. The CCDs 114 and 124 capture first analog data Di1 of 1200 dpi and second analog data Di2 of 1200 dpi respectively for the first face and the second face of the to-be-scanned document according to the timings T1 and T2. The duplex image scan requires two ASICs to process image data captured by two CCDs and transmit processed image data to a computer, which increases manufacturing cost.
It is therefore an object of the invention to provide a duplex scan apparatus. By using a single ASIC to simultaneously process the image data generated in duplex scan, the manufacturing cost can be effectively reduced.
The invention achieves the above-identified object by providing a duplex scan apparatus for simultaneously scanning a first face and a second face of a to-be-scanned document to generate scanned images of a selected resolution. The duplex scan apparatus includes an ASIC, a first CCD, a second CCD, a first AFE, and a second AFE. The ASIC processes digital data at an ASIC timing and outputs a CCD timing, wherein the ASIC timing equals twice as the selected resolution. The first CCD controlled by the ASIC scans the first face of the to-be-scanned document and generates first analog data according to the CCD timing outputted by the ASIC. The second CCD controlled by the ASIC scans the second face of the to-be-scanned document and generates second analog data according to the CCD timing outputted by the ASIC. The first AFE coupled with the first CCD and the ASIC converts the first analog data into first digital data and outputs a first data amount of data points of the first digital data to the ASIC for processing. The second AFE coupled with the second CCD and the ASIC converts the second analog data into second digital data and outputs a second data amount of data points of the second digital data to the ASIC for processing. Therefore, using a single ASIC to process simultaneously the image data of two CCDs can effectively reduce the cost.
Other objects, features, and advantages of the invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
Referring to
Different from the prior art, the invention uses a single ASIC 210 to process the first digital data Da1 and the second digital data Da2. In this example, the ASIC 210 has a capability to process digital data at an ASIC timing of 1200 dpi. For a duplex scan to generate scanned images of a selected resolution of 600 dpi, the ASIC 210 outputs the CCD timing T of 1200 dpi, which equals twice as the selected resolution of the scanned images, to the first CCD 216 and the second CCD 218 respectively to control the first CCD 216 and the second CCD 218 to generate the first analog data Di1 of 1200 dpi and the second analog data Di2 of 1200 dpi respectively. Assuming that at 1200 dpi each scan line contains 1200 data points, each of the first analog data Di1 and the second analog data Di2 is constituted by 1200 data points. The first AFE 212 and the second AFE 214 convert the analog data Di1 and Di2 of 1200 dpi into the first digital data Da1 of 1200 dpi and the second digital data Da2 of 1200 dpi respectively. The output enable signals OEA and OEB outputted by the ASIC 210 enable the first AFE 212 and the second AFE 214 to transmit 600 data points of the first digital data Da1 and 600 data points of the second digital data Da2 to the ASIC 210 for data processing. The output enable signals OEA and OEB control the output of the digital data Da1 and Da2 from the AFEs 212 and 214.
In one embodiment, referring to
In another embodiment, the output enable signals OEA and OEB control a selected number of data points of the first digital data Da1 and the selected number of data points of the second digital data Da2 to be alternately transmitted to the ASIC 210 and processed by the ASIC 210 in the sequence of, e.g. Da11, Da12, Da23, Da24, Da15, Da16, Da27, Da28, . . . , Da11197, Da11198, Da21199, Da21200. Or alternatively, the 600 data points of the first digital data Da2 can be transmitted to and processed by the ASIC 210 first before the 600 data points of the second digital data Da1.
The ASIC 210 processes the first digital data Da1 and the second digital data Da2 at the timing of 1200 dpi which is twice as the resolution of the first digital data Da1 and the second digital data Da2 (that is 600 dpi) transmitted to the ASIC 210, so a sum of the first data amount of the first digital data Da1 and the second data amount of the second digital data Da2 transmitted to ASIC 210 does not exceed the maximum data amount which the ASIC 210 is capable of processing at the ASIC timing of 1200 dpi. Therefore, the first digital data Da1 and second digital data Da2 generated in a duplex scan can be processed by using a single ASIC, thereby achieving the purpose of reducing the production costs.
Referring to
Referring to
The duplex scan apparatus according to the above-mentioned embodiments of the invention has the following advantages. By using a single ASIC to simultaneously process the image data generated in duplex scan and using the signals OEA and OEB to control the data output process of the first digital data Da1 and the second digital data Da2 by the first AFE and the second AFE. By such configuration, at least 20% of material costs on the circuit board can be saved and the production efficiency can be increased.
While the invention has been described by way of example and in terms of a preferred embodiment, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
93134989 | Nov 2004 | TW | national |
Number | Date | Country | |
---|---|---|---|
Parent | 11273028 | Nov 2005 | US |
Child | 12614066 | US |