Claims
- 1. A dynamic memory, comprising:memory cells combined to form blocks and blocks combined to form block groups; bit lines and word lines connected to said memory cells for selecting said memory cells; redundant memory cells in said blocks; at least one redundant word line in at least one of said blocks, said at least one redundant word line connected to said redundant memory cells for selecting said redundant memory cells, said at least one redundant word line, after redundancy programming has been carried out, selectively replacing one of said word lines in any of said blocks; and a decoder unit connected to said word lines: in a first mode of operation, simultaneously selecting one of said word lines in each of said block groups; and in a second mode of operation, simultaneously selecting more than one of said word lines in each of said block groups and deactivating redundancy programming.
- 2. The dynamic memory according to claim 1, including a redundancy decoder connected at least to one of said decoder unit and said at least one redundant word line, said redundancy decoder having memory elements and a deactivation unit connected to said memory elements, said deactivation unit deactivating, in the second mode of operation, redundancy programming that has been carried out for corresponding ones of said memory elements.
- 3. The dynamic memory according to claim 2, including jumper elements, each of said memory elements including a breakable connection for storing addresses for one of said word lines to be replaced by said at least one redundant word line, said connection broken as appropriate during redundancy programming, and said jumper elements bridging said connection in order to deactivate redundancy programming in the second mode of operation.
- 4. The dynamic memory according to claim 2, wherein said memory elements of said redundancy decoder have hold circuits for accepting information stored in said memory elements when a setting signal is activated, and said deactivation unit suppresses activation of said setting signal during the second mode of operation.
- 5. The dynamic memory according to claim 1, wherein said at least one redundant word line is assigned an address precoded before redundancy programming, and said at least one redundant word line is addressed using at least one of said address or a complement of said address in the second mode of operation.
- 6. The dynamic memory according to claim 1, including a test mode of operation for continuously testing said memory cells and switching the dynamic memory to the second mode of operation during the test mode.
- 7. The dynamic memory according to claim 1, wherein the second mode of operation is a refresh mode of operation, said memory cells have contents, and said contents of at least some of said memory cells are refreshed during said refresh mode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
197 40 933 |
Sep 1997 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending international application PCT/DE98/02250, filed Aug. 5, 1998, which designated the United States.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
42 41 327 A1 |
Jun 1993 |
DE |
0 529 330 A2 |
Mar 1993 |
EP |
0 884 735 A2 |
Dec 1998 |
EP |
Non-Patent Literature Citations (1)
Entry |
“A 45-ns 64-Mb DRAM with a Merged Match-Line Test Architecture” (Mori et al.), dated Nov. 1991, 8107 IEEE Journal of Solid-State Circuits, No. 11, New York, pp. 1486-1491, as mentioned on p. 3 of the specification. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE98/02250 |
Aug 1998 |
US |
Child |
09/528424 |
|
US |