Technical field
The present disclosure relates to a dynamic random access memory circuit and a voltage controlling method thereof. More particularly, the present disclosure relates to a dynamic random access memory circuit, which can reduce power consumption of memory cells during a self refresh period, and a voltage controlling method thereof.
Description of Related Art
With the advantages including low cost and high density, the dynamic random access memory circuit (DRAM) is widely used in electronic devices (e.g., laptop computers, tablet computers and smart phones). However, DRAM must be refreshed frequently, hundreds of times per second, in order to maintain the data stored in it. Consequently, additional power consumption is required in the electronic devices disposed with DRAM modules.
In order to meet the requirement of low power consumption for mobile devices, it is very important in this area to reduce the power consumption of DRAM modules.
The following presents a simplified summary of the disclosure in order to provide a basic understanding to the reader. This summary is not an extensive overview of the disclosure and it does not identify key/critical components of the present disclosure or delineate the scope of the present disclosure. Its sole purpose is to present some concepts disclosed herein in a simplified form as a prelude to the more detailed description that is presented later.
In one aspect, the present disclosure is to provide a dynamic random access memory circuit. The dynamic random access memory circuit includes several memory cells, several word line drivers and a first voltage generator. The first voltage generator electrically coupled with the word line drivers, and the first voltage generator is configured to generate a first voltage signal to the word line drivers, in which during a self refresh period of the memory cells, the first voltage signal is decreased by the first voltage generator from a first level to a second level.
In another aspect, the present disclosure is to provide a voltage controlling method suitable for a dynamic random access memory circuit, which includes several memory cells and several word line drivers. The voltage controlling method includes the following steps: generating a first voltage signal to the word line drivers; and decreasing the first voltage signal from a first level to a second level during a self refresh period of the memory cells.
By applying the techniques disclosed in the present disclosure, the power consumption of the dynamic random access memory circuit can be reduced.
These and other features, aspects, and advantages of the present disclosure will become better understood with reference to the following description and appended claims.
It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the disclosure as claimed.
The disclosure can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
Reference will now be made in detail to the present embodiments of the disclosure, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
In the following description and claims, the terms “coupled” and “connected”, along with their derivatives, may be used. In particular embodiments, “connected” and “coupled” may be used to indicate that two or more elements are in direct physical or electrical contact with each other, or may also mean that two or more elements may be in indirect contact with each other. “Coupled” and “connected” may still be used to indicate that two or more elements cooperate or interact with each other.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including” or “has” and/or “having” when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Reference is made first to
In this embodiment, each of the memory cells 111-11n is configured to store a data signal, and the first voltage generator 130 is configured to generate a first voltage signal Vcc1 to the word line drivers 121-12n. Each of the sense amplifiers 141-14n is configured to amplify a voltage difference between bit lines BL and /BL′ (will be shown in
In some embodiments, the second voltage Vcc2 is also decreased by the second voltage generator 160 from a third level to a fourth level during the self refresh period. For example, the third level is 1.5V and the fourth level is 1.4V, and the second voltage generator 160 will decrease the second voltage signal Vcc2 from the third level (1.5V) to the fourth level (1.4V) during the self refresh period. Consequently, the power consumption of the memory cells in the self refresh period can be reduced. In some embodiments, a first ratio of the first level to the second level is the same as a second ratio of the third level to the fourth level. For example, the first level is 3V, the second level is 2.8 V, the third level is 1.5V, and the fourth level is 1.4V, and thus the first ratio of the first level to the second level (3/2.8) is the same as the second ration of the third level to the fourth level (1.5/1.4). In some embodiments, the third level is a half of the first level, and the fourth level is a half of the second level. For example, the first level is 3V, the second level is 2.8 V, the third level is 1.5V, and the fourth level is 1.4V, and thus the third level (1.5V) is a half of the first level (3V), and the fourth level (1.4V) is a half of the second level (2.8V). It should be noted that, the abovementioned examples are just utilized for explanation, and the present disclosure is not limited in this regard.
In some embodiments, the dynamic random access memory circuit 100 shown in
Reference is now made to
The voltage controlling method 400 first conducts step 410: generating a first voltage signal to the word line drivers.
Then the voltage controlling method 400 conducts step 420, decreasing the first voltage signal from a first level to a second level during a self refresh period of the memory cells. Consequently, the power consumption of the memory cells in the self refresh period can be reduced.
In some embodiments, the voltage controlling method 400 further includes conducting step 430 (not depicted): generating a second voltage signal to the equalization controllers.
Then the voltage controlling method 400 conducts step 440 (not depicted): decreasing the second voltage signal from a third level to a fourth level during the self refresh period of the memory cells.
The above illustrations include exemplary operations, but the operations are not necessarily performed in the order shown. Operations may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of various embodiments of the present disclosure.
By applying the techniques disclosed in the present disclosure, the power consumption of the dynamic random access memory circuit can be reduced.
Although the present disclosure has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the present disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims.