Claims
- 1. A semiconductor memory comprising:a plurality of word lines; a pair of complementary bit lines; a plurality of memory cells connected to said plurality of word lines, respectively; a sense amplifier which amplifies a pair of signals appearing on said pair of complementary bit lines; and a pair of N-channel MOSFETs interposed between a pair of sense nodes of said sense amplifier and said pair of complementary bit lines, which MOSFETs receive a control signal at their gates, wherein said control signal is selectively set to one of a high level, a low level and an intermediate level between said high level and said low level, wherein, after said pair of signals have appeared on said pair of complementary bit lines by selecting one of said plurality of word lines, said control signal is changed from said high level to said intermediate level, and wherein, after the start of the operation of said sense amplifier, said control signal is returned from said intermediate level to said high level.
- 2. A semiconductor memory comprising:a plurality of word lines; a pair of complementary bit lines; a plurality of dynamic memory cells connected to said plurality of word lines, respectively; a sense amplifier which amplifies a pair of signals appearing on said pair of complementary bit lines; and a pair of MOSFETs interposed between a pair of sense nodes of said sense amplifier and said pair of complementary bit lines, which MOSFETs receive a control signal at their gates, wherein said control signal is selectively set to one of a select level, an unselect level and an intermediate level between said select level and said unselect level, wherein, after said pair of signals have appeared on said pair of complementary bit lines by selecting one of said plurality of word lines, said control signal is changed from said select level to said intermediate level, and wherein, after the start of the operation of said sense amplifier, said control signal is returned from said intermediate level to said select level.
- 3. A semiconductor memory comprising:a pair of complementary bit lines; a plurality of word lines crossing said pair of complementary bit lines; a plurality of dynamic memory cells each of which is connected to a corresponding one of said plurality of word lines and a corresponding one of said pair of data lines; a sense amplifier which amplifies a pair of signals appearing on said pair of complementary bit lines; and a pair of MOSFETs interposed between a pair of sense nodes of said sense amplifier and said pair of complementary bit lines, which MOSFETs receive a control signal at their gates, wherein said control signal is selectively set to one of a select level, an unselect level and an intermediate level between said select level and said unselect level, wherein, after said pair of signals have appeared on said pair of complementary bit lines by selecting one of said plurality of word lines, said control signal is changed from said select level to said intermediate level, wherein, after the start of the operation of said sense amplifier, said control signal is returned from said intermediate level to said select level, and wherein said control signal is set to said unselect level when each of said plurality of word lines is supposed to be unselected.
- 4. A semiconductor memory comprising:a pair of complementary bit lines; a plurality of word lines crossing said pair of complementary bit lines; a plurality of dynamic memory cells each of which is connected to a corresponding one of said plurality of word lines and a corresponding one of said pair of data lines; a sense amplifier which amplifies a pair of signals appearing on said pair of complementary bit lines; and a pair of N-channel MOSFETs interposed between a pair of sense nodes of said sense amplifier and said pair of complementary bit lines, which MOSFETs receive a control signal at their gates, wherein said control signal is selectively set to one of a high level, a low level and an intermediate level between said high level and said low level, wherein, after said pair of signals have appeared on said pair of complementary bit lines by selecting one of said plurality of word lines, said control signal is changed from said high level to said intermediate level, wherein, after the start of the operation of said sense amplifier, said control signal is returned from said intermediate level to said high level, and wherein said control signal is set to said low level when each of said plurality of word lines is supposed to be unselected.
- 5. A semiconductor memory according to claim 4,wherein said sense amplifier provides said pair of sense nodes with a high side voltage corresponding to said intermediate level and a low side voltage corresponding to said low level.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-365887 |
Dec 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of Ser. No. 09/471,504, filed Dec. 23, 1999 now U.S. Pat. No. 6,212,110 the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (9)
Foreign Referenced Citations (6)
Number |
Date |
Country |
6473596 |
Mar 1989 |
JP |
4-167293 |
Jun 1992 |
JP |
5-62463 |
Mar 1993 |
JP |
8-106781 |
Apr 1996 |
JP |
10241367 |
Sep 1998 |
JP |
11086549 |
Mar 1999 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/471504 |
Dec 1999 |
US |
Child |
09/750038 |
|
US |