Number | Date | Country | Kind |
---|---|---|---|
62-117405 | May 1987 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4539661 | Oritani | Sep 1985 | |
4638461 | Yonezu et al. | Jan 1987 | |
4649522 | Kirsch | Mar 1987 | |
4658381 | Reed et al. | Apr 1987 | |
4661931 | Flannagan et al. | Apr 1987 | |
4722074 | Fujishima | Jan 1988 | |
4751683 | Wada et al. | Jun 1988 |
Number | Date | Country |
---|---|---|
0154314A2 | Sep 1985 | EPX |
179993 | Sep 1985 | JPX |
2152777 | Aug 1985 | GBX |
Entry |
---|
IEEE J. Sol. St. Circuits: "A 1-Mbit CMOS Dynamic RAM with a Divided Bitline Matrix Architecture", by R. Taylor, vol. SC-20, No. 5, Oct. 1985, pp. 894-902. |
Integrated JFET/IGFET Memory Cell; Penoyer; IBM Tech. Discl. Bull.; vol. 27, No. 6; Nov. 1984. |
IEEE Journal of Solid-State Circuits, vol. SC-20, No. 5, Oct. 1985, S. 929-933. |