Claims
- 1. A semiconductor device, comprising:
- a semiconductor substrate;
- a plurality of word lines arranged to extend in a first direction along the semiconductor substrate;
- a plurality of bit lines arranged to extend in a second direction, perpendicular to the first direction, along the semiconductor substrate;
- a bit line contact formed between first and second adjacent word lines;
- a first storage node contact formed adjacent the first word line, and a second storage node contact formed adjacent the second word line, the first and second storage node contacts forming storage capacitors.
- 2. The semiconductor device according to claim 1, wherein the bit line contact includes a polysilicon layer.
- 3. The semiconductor device according to claim 1, further comprising a BPSG film laminated on the bit line.
- 4. The semiconductor device according to claim 2, further comprising a BPSG film laminated on the bit line.
- 5. The semiconductor device according to claim 1, further comprising a capacitor storage film formed on the first and second storage node contacts.
- 6. The semiconductor device according to claim 5, further comprising a plate polysilicon layer covering the capacitor storage film.
- 7. The semiconductor device according to claim 2, further comprising a capacitor storage film formed on the first and second storage node contacts.
- 8. The semiconductor device according to claim 7, further comprising a plate polysilicon layer covering the capacitor storage film.
- 9. The semiconductor device according to claim 1, further comprising an isolation trench formed in the semiconductor substrate.
- 10. The semiconductor device according to claim 1, further comprising a storage charge contact plug filled with polysilicon formed adjacent the first word line, the polysilicon extending to the first storage node contact.
- 11. A dynamic semiconductor memory device, comprising:
- a semiconductor substrate;
- a plurality of memory cells each formed of a MOS transistor and a capacitor which is formed on said semiconductor substrate and has a storage node contact;
- a plurality of word lines formed on said semiconductor substrate, spaces being provided between adjacent word lines and including odd-numbered and even-numbered spaces;
- a plurality of bit lines formed on said semiconductor substrate to intersect said word lines, said bit lines including odd-numbered and even-numbered bit lines; and
- a plurality of bit line contacts formed under said bit lines with each respective bit line contact being commonly used by two respective memory cells of said plurality of memory cells, two respective storage node contacts of said two respective memory cells connected to each respective bit line contact being arranged across each bit line connected to said respective bit line contact, a combination of each respective bit line contact and said two memory cells forming an element region, those of said bit line contacts which electrically connect to said even-numbered bit lines to said memory cells being arranged in said even-numbered spaces and those of said bit line contacts which electrically connect to said odd-numbered bit lines to said memory cells being arranged in said odd-numbered spaces, wherein
- respective element regions are arranged in parallel,
- said storage node contact of one of said two memory cells connected to a first bit line contact and said storage node contact of one of said two memory cells connected to a second bit line contact, which is formed under the same bit line as said first bit line contact and is adjacent thereto, are arranged across the bit line,
- and said storage node contacts of said memory cells, which are respectively connected to an adjacent two of said bit line contacts connected to the same bit line and which are respectively connected to an adjacent two of said word lines, are arranged to sandwich the same bit line, and are arranged at the same space between said adjacent two of said word lines.
- 12. The dynamic semiconductor memory device according to claim 11, wherein said bit lines and word lines are respectively arranged at predetermined spaces.
- 13. The dynamic semiconductor memory device according to claim 11, wherein said bit lines and said word lines perpendicularly intersect each other.
- 14. The dynamic semiconductor memory device according to claim 11, wherein a pitch of adjacent bit lines is larger than a pitch of adjacent word lines.
- 15. The dynamic semiconductor memory device according to claim 14, wherein the pitch of adjacent bit lines is 1.5 times the pitch of adjacent word lines.
- 16. A dynamic semiconductor memory device according to claim 11, wherein
- said memory cells are formed in an active region which is electrically separated by an element isolation layer,
- a pair of said word lines which are electrically independent passing through said active region, and
- a transfer region is formed at a cross point of said active region and one of said word lines.
- 17. A dynamic semiconductor memory device according to claim 16, wherein
- one of said bit line contacts and two storage node contacts are formed in said active region, and
- one of said bit line contacts is arranged by crossing said word lines.
- 18. A dynamic semiconductor memory device, comprising:
- a semiconductor substrate;
- a plurality of memory cells each formed of a MOS transistor and a capacitor which is formed on said semiconductor substrate and has a storage node contact;
- a plurality of word lines formed on said semiconductor substrate, spaces being provided between adjacent word lines and including odd-numbered and even-numbered spaces;
- a plurality of bit lines formed on said semiconductor substrate to intersect said word lines, said bit lines including odd-numbered and even-numbered bit lines; and
- a plurality of bit line contacts formed under said bit lines with each respective bit line contact being commonly used by two respective memory cells of said plurality of memory cells, two respective storage node contacts of said two respective memory cells connected to each respective bit line contact being arranged across each bit line connected to said respective bit line contact, a combination of each respective bit line contact and said two memory cells forming an element region, those of said bit line contacts which electrically connect to said even-numbered bit lines to said memory cells being arranged in said even-numbered spaces and those of said bit line contacts which electrically connect to said odd-numbered bit lines to said memory cells being arranged in said odd-numbered spaces, wherein
- element regions of alternate bit lines are arranged in parallel and element regions of adjacent bit lines are alternately arranged,
- said storage node contact of one of said two memory cells connected to a first bit line contact and said storage node contact of one of said two memory cells connected to a second bit line contact, which is formed under the same bit line as said first bit line contact and is adjacent thereto, are arranged across the bit line,
- and said storage node contacts of said memory cells, which are respectively connected to an adjacent two of said bit line contacts connected to the same bit line and which are respectively connected to an adjacent two of said word lines, are arranged to sandwich the same bit line, and are arranged at the same space between said adjacent two of said word lines.
- 19. The dynamic semiconductor memory device according to claim 18, wherein said bit lines and word lines are respectively arranged at predetermined spaces.
- 20. The dynamic semiconductor memory device according to claim 18, wherein said bit lines and said word lines perpendicularly intersect each other.
- 21. The dynamic semiconductor memory device according to claim 18, wherein a pitch of adjacent bit lines is larger than a pitch of adjacent word lines.
- 22. The dynamic semiconductor memory device according to claim 21, wherein the pitch of adjacent bit lines is 1.5 times the pitch of adjacent word lines.
- 23. A dynamic semiconductor memory device according to claim 18, wherein
- said memory cells are formed in an active region which is electrically separated by an element isolation layer,
- a pair of said word lines which are electrically independent passing through said active region, and
- a transfer region is formed at a cross point of said active region and one of said word lines.
- 24. A dynamic semiconductor memory device according to claim 23, wherein
- one of said bit line contacts and two storage node contacts are formed in said active region, and
- one of said bit line contacts is arranged by crossing said word lines.
- 25. A dynamic semiconductor memory device, comprising:
- a semiconductor substrate;
- a plurality of memory cells each formed of a MOS transistor and a capacitor which is formed on said semiconductor substrate and has a storage node contact;
- a plurality of word lines formed on said semiconductor substrate, spaces being provided between adjacent word lines and including odd-numbered and even-numbered spaces;
- a plurality of bit lines formed on said semiconductor substrate to intersect said word lines, said bit lines including odd-numbered and even-numbered bit lines; and
- a plurality of bit line contacts formed under said bit lines with each respective bit line contact being commonly used by two respective memory cells of said plurality of memory cells, two respective storage node contacts of said two respective memory cells connected to each respective bit line contact being arranged at a same space between each bit line connected to said each respective bit line contact and a bit line adjacent thereto, those of said bit line contacts which electrically connect to said even-numbered bit lines to said memory cells being arranged in said even-numbered spaces and those of said bit line contacts which electrically connect to said odd-numbered bit lines to said memory cells being arranged in said odd-numbered spaces, wherein
- said storage node contact of one of said two memory cells connected to a first bit line contact and said storage node contact of one of said two memory cells connected to a second bit line contact, which is formed under the same bit line as said first bit line contact and is adjacent thereto, are arranged across the bit line,
- and said storage node contacts of said memory cells, which are respectively connected to an adjacent two of said bit line contacts connected to the same bit line and which are respectively connected to an adjacent of said word lines, are arranged to sandwich the same bit line, and are arranged at the same space between the adjacent two of said word lines.
- 26. The dynamic semiconductor memory device according to claim 25, wherein said bit lines and word lines are respectively arranged at predetermined spaces.
- 27. The dynamic semiconductor memory device according to claim 25, wherein said bit lines and said word lines perpendicularly intersect each other.
- 28. The dynamic semiconductor memory device according to claim 25, wherein a pitch of adjacent bit lines is larger than a pitch of adjacent word lines.
- 29. The dynamic semiconductor memory device according to claim 28, wherein the pitch of adjacent bit lines is 1.5 times the pitch of adjacent word lines.
- 30. A dynamic semiconductor memory device according to claim 35, wherein
- said memory cells are formed in an active region which is electrically separated by an element isolation layer,
- a pair of said word lines which are electrically independently passing through said active region, and
- a transfer region is formed at a cross point of said active region and one of said word lines.
- 31. A dynamic semiconductor memory device according to claim 30, wherein
- one of said bit line contacts and two storage node contacts are formed in said active region, and
- one of said bit line contacts is arranged by crossing said word lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-190994 |
Jul 1992 |
JPX |
|
Parent Case Info
This is a Division of application Ser. No. 08/402,570 filed on Mar. 13, 1995, U.S. Pat. No. 5,078,847 which is a Continuation of application Ser. No. 08/092,681 filed on Jul. 16, 1993, now abandoned.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
402570 |
Mar 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
92681 |
Jul 1993 |
|