This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2012-167661, filed on Jul. 27, 2012, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to an EBG structure and a circuit board.
An electromagnetic interference between devices and a noise propagating GND (ground) or a power supply may cause a malfunction in a circuit board, an SOC (system on chip), and a pseudo SOC, on each of which a digital-analog-RF mixed circuit is mounted. In order to avoid the problem, it is necessary to increase a space between the devices. Therefore, a chip area or a mounting area is hardly reduced.
A filter preventing the noise in a frequency domain, which propagates to the GND or the power supply and is harmful to a circuit operation, is used as means for reducing the space. In this case, the filter reducing a noise level of the restricted frequency domain that is of a cutoff band is used. For example, the filter is formed using electronic components such as an inductor chip and a capacitor. Accordingly, it is inevitable to increase the number of electronic components mounted on the circuit board.
Therefore, it has been proposed that an EBG (Electromagnetic Band Gap) structure is provided in an dielectric board, because an effect to reduce the circuit board is enhanced compared with the filter with electronic components. There is a demand to further improve an electromagnetic cutoff characteristic of the EBG structure.
For the EBG structure, in the case that the cutoff band is set to a low-frequency domain (6 GHz or less), unfortunately the EBG structure is enlarged, and the circuit board hardly downsized. Additionally, there is a problem in that a wide stop band is hardly ensured.
On the other hand, an effort to improve the EEC structure is implemented in order to enhance a characteristic of the EBG structure or to reduce a size of the EBG structure.
An EBG structure according to an embodiment includes: an electrode that is made of a first conductor; a first insulating layer that is provided on the electrode; a patch unit that is provided in substantially parallel with the electrode on the first insulating layer, the patch unit including a first gap, the patch unit being made of a second conductor; a second insulating layer that is provided on the patch unit; a first via that is provided between the patch unit in the first insulating layer and the electrode and connected to the patch unit and the electrode; and a second via that is provided in the first and second insulating layers, the second via piercing the first gap and being connected to the electrode.
As used herein, a “semiconductor device” is a concept that includes not only a semiconductor chip including an SOC (system on chip) but also a semiconductor component, what is called a pseudo SOC (pseudo system on chip), in which a plurality of semiconductor chips is bonded using resin to connect chips by a wiring layer.
A “semiconductor component” is a concept that includes riot only a semiconductor package in which the semiconductor device is sealed but also what is called a bare chip in a state in which the semiconductor device is not sealed.
An “electronic component” is a concept that includes electronically functioning whole components, such as the semiconductor component and such passive components as an antenna, a capacitor, and a resistor.
A “printed wiring board” means a board in which a conductive printed wiring is formed and what is called a bare board on which the electronic component is not mounted.
A “circuit board” means a board in a state in which the electronic component is mounted on the printed wiring board.
A “cutoff band” of the EBG structure is defined by a frequency band in which, for example, S21 that is of an S parameter indicating an insertion loss is less than or equal to −20 dB, namely, a cutoff amount (the insertion loss) is greater than −20 dB.
An EBG (Electromagnetic Band Gap) structure according to a first embodiment includes: an electrode that is made of a first conductor; a first insulating layer that is provided on the electrode; a patch unit that is provided in substantially parallel with the electrode on the first insulating layer, the patch unit including a first gap, the patch unit being made of a second conductor; a second insulating layer that is provided on the patch unit; a first via that is provided between the patch unit in the first insulating layer and the electrode and connected to the patch unit and the electrode; and a second via that is provided in the first and second insulating layers, the second via piercing the first gap and being connected to the electrode.
A circuit board of the first embodiment includes the EBG structure.
For example, compared with a configuration in which the second via does not pierce the first gap of the patch unit, the EBG structure of the first embodiment including the above configuration can improve a cutoff characteristic against an electromagnetic wave that becomes a noise. The configuration in which the second via pierces the patch unit increases a degree of freedom in forming a transmission route of a ground potential or a power supply potential. Accordingly, downsizing of the circuit board of the semiconductor component can be implemented.
The case that the EBG structure is formed in the printed wiring board constituting the circuit board will be described below by way of example.
In a circuit board 100, a plurality of electronic components 12a, 12b, 12c, and 12d is mounted on a printed wiring board 10 with bumps 14, for example, interposed therebetween. For example, the electronic components 12a, 12b, 12c, and 12d are semiconductor components such as a logic LSI and a memory or passive components such as a capacitor, a resistor, and a coil. The semiconductor component may be an SOC or a pseudo SOC.
An EBG structure 20 is formed in the printed wiring board 10. The EBG structure 20 includes: an electrode 22 that is made of a first conductor; a first insulating layer 24 that is provided on the electrode 22; a patch unit 28 that is provided in substantially parallel with the electrode 22 on the first insulating layer 24, the patch unit 28 including a first gap 26, the patch unit 28 being made of a second conductor; a second insulating layer 30 that is provided on the patch unit 28; a first via 32 that is provided between the patch unit 28 in the first insulating layer 24 and the electrode 22 and connected to the patch unit 28 and the electrode 22; and a second via 34 that is provided in the first and second insulating layers 24 and 30, the second via 34 piercing the first gap 26 and being connected to the electrode 22.
In
For example, the electrode 22 is a ground surface or a ground line. The electrode 22 may be a power supply surface or a power supply line. The electrode 22 is what is called a reference surface. For example, the first conductor is metals such as aluminum (Al) or gold (Au).
For example, the first insulating layer 24 is made of resin.
The patch unit 28 is made of the second conductor. For example, the second conductor is metals such as aluminum (Al) or gold (Au). There is no particular limitation to a shape of the patch unit 28, but the patch unit 28 may be formed into a square shape, a circular shape, or other shapes.
A size of the patch unit 28 is optimized in order to obtain a desired cutoff band (stop band region). From the viewpoint of reducing the size of the circuit board, desirably the size of the patch unit 28 is less than or equal to 10 mm squares.
The first gap (or a hole or a space) 26 is provided in the patch unit 28. There is no particular limitation to the shape of the first gap 26, but the first gap 26 may be formed into the square shape, the circular shape, or other shapes.
For example, the second insulating layer 30 is made of resin.
Each of the first via 32 and the second via 34 is made of a conductor. There is no particular limitation to the conductor, the conductor may be metal, semiconductor, or conductive resin.
The first via 32 is provided between the patch unit 28 in the first insulating layer 24 and the electrode 22, and connected to the patch unit 28 and the electrode 22. On the other hand, the second via 34 is provided in the first insulating layer 24 and the second insulating layer 30.
The second via 34 pierces the first gap 26 of the patch unit 28, and is connected to the electrode 22. The second vias 34 are electrically connected to the electronic components 12a to 12d mounted on the printed wiring board 10 while the bumps 14 are interposed between the second vias 34 and the electronic components 12a to 12d, and the second via 34 acts as wiring through which the ground potential or the power supply potential is supplied.
In each case, a dependence property of a signal passing through a terminal 2 on a frequency is estimated when the signal is input from a terminal 1. In
As is clear from
This is attributed to the following fact. That is, the current passes through the first gap 26 provided in the patch unit 28, whereby a TEM (Transverse Electric Wave) caused by the current vertically passing through the second via 34 is efficiently cut off by the patch unit 28.
In the first embodiment, because of the structure in which the second via 34 pierces the patch unit 28, a degree of routing freedom of the ground line or the power supply line increases when the EBG structure 20 is provided. For example, it is assumed that the second via 34 that constitutes the ground line or the power supply line needs to be provided while going around the patch unit 28 of the EBG structure 20. A region necessary for the routing of the ground line or the power supply line increases to enlarge an area of the circuit board. Possibly a resistance increase caused by the routing of the ground line or the power supply line causes instability of the ground potential or the power supply potential.
According to the first embodiment, because of the structure in which the second via 34 pierces the patch unit 28, the ground line or the power supply line can be routed by the shortest cut. Accordingly, the EBG structure of the first embodiment contributes to downsizing of the circuit board and stabilization of the ground potential or the power supply potential.
In the first embodiment, by way of example, the EBG structure is formed in the printed wiring board constituting the circuit board. Alternatively, for example, the EBG structure may be formed in the semiconductor component such as the pseudo SOC and the SOC while being integral with the semiconductor device.
In the first embodiment, by way of example, the one first gap 26 is provided in the one patch unit 28. Alternatively, for example, at least two first gaps 26 may be provided in the one patch unit 28 and a plurality of second vias 34 may pierce the gaps.
In the first embodiment, by way of example, the plurality of patch units 28 is periodically arrayed. Alternatively, the one patch unit 28 may be disposed or the plurality of patch units 28 may irregularly be arrayed.
An EBG structure according to a second embodiment differs from the EBG structure of the first embodiment in that the electrode includes a second gap (or a hole or a space) in a region immediately below the patch unit. Accordingly, the description overlapping the first embodiment is omitted.
As illustrated in
According to the second embodiment, a noise in a low-frequency band near, for example, 1 GHz can be cut off while a size of the patch unit 28 or the length of the first via are controlled in the EBG structure.
The electrode 22 has the size of 40 mm×20 mm, the metallic patch unit 28 has the size of 10 mm×10 mm, and the first via 32 has the length of 0.8 mm. The three patch units 28 are disposed at an interval of 0.5 mm. The slit having the size of 1 mm×10 mm is provided as the second gap 40 in the region immediately below the patch unit 28 of the electrode 22. The second gap 40 may have periodical pattern shown in
The dependence property of the frequency on the insertion loss (S21) of the signal passing through the terminal 2 is estimated when the signal is input from the terminal 1. Similarly, an insertion loss (S34) between a terminal 4 and a terminal 3, an insertion loss (S31) between the terminal 1 and the terminal 3, and an insertion loss (S41) between the terminal 1 and the terminal 4 are estimated. An S21 characteristic of the case that the EBG structure does not exist is also estimated, and illustrated in
In
In the second embodiment, the cutoff characteristic of the low frequency of 1 GHz is implemented by the relatively-small-size EBG structure in which the patch unit 28 has the size of 10 mm×10 mm and the first via 32 has the length of 0.8 mm. This is attributed to the fact that capacitance coupling between the patch unit 28 and the electrode 22 is reduced by providing the second gap 40 in the electrode 22. The structure in which the second via 34 pierces the patch unit 28 can cut off the TEM wave from the second via 34 and increase the cutoff amount (insertion loss).
In
In
The shape of the second gap 40 is not limited to the slit shape, but the second gap 40 maybe formed into an L-shape, the square shape, the circular shape, or other shapes.
Desirably the distance between the second gaps 40 is ½, ¼, or ⅛ of a wavelength corresponding to the frequency to be cut off.
However, the distance between the second gaps 40 may be randomly set, or set to a value except ½, ¼, or ⅛ of the wavelength corresponding to the frequency to be cut off.
In a circuit board according to a third embodiment, a plurality of circuit blocks is formed including different functions by mounting a plurality of electronic components on the circuit board. The second via that pierces the patch unit is connected to the different circuit block. The description overlapping the first or second embodiment is omitted.
In a circuit board 200 of the third embodiment, the plurality of circuit blocks, such as a circuit block A, a circuit block B, and a circuit block C, which include different functions by mounting the plurality of electronic components. For example, the circuit block A is a digital circuit, the circuit block B is an analog circuit, and the circuit block C is an RF circuit.
The circuit block may be a set of a plurality of electronic components or a single electronic component such as the SOC and the pseudo SOC.
As illustrated in
Isolation of the ground or the power supply can be enhanced in each circuit block by connecting the second via 34 that pierces the patch unit 28 to the different circuit block. Accordingly, the stability of the ground or the power supply of each circuit block is improved to prevent a malfunction of the circuit board.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are riot intended to limit the scope of the inventions. Indeed, the EBG structure and the circuit board described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the devices and methods described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2012-167661 | Jul 2012 | JP | national |