Claims
- 1. A method of transferring an input signal through a semiconductor integrated circuit comprising the steps of:
- providing a first input signal at one of a plurality of VHin/VLin voltage levels on an input pad located on a semiconductor integrated circuit;
- sending said input signal through a level shifter, said level shifter being coupled to said input pad;
- converting said first input signal from said one of said plurality of VHin/VLin voltage levels to a second input signal at another voltage level through an input translator, said input translator being coupled to said level shifter, said input translator being coupled to a power pad, said power pad supplying one of a plurality of power supply voltage levels; and
- transmitting said second input signal for use in a core region of said semiconductor integrated circuit.
- 2. The method of claim 1 further comprising a step of protecting said semiconductor integrated circuit from electrostatic discharge by sending said first input signal through an electrostatic discharge circuit, said electrostatic discharge circuit being coupled between said input pad and said input level shifter.
- 3. The method of claim 1 further comprising the steps of:
- providing a first output signal from said core region;
- converting said first output signal to a second output signal at one of a plurality of VHout/VLout voltage levels through an output translator, said output translator being coupled to said core region;
- transferring said second output signal from said output translator to an output driver, said output driver being coupled to said output translator; and
- driving said second output signal from said output driver to an output pad.
- 4. The method of claim 3 further comprising the step of pre-driving said first output signal through a pre-driver, said pre-driver being coupled to said output translator.
- 5. The method of claim 3 further comprising the step of pre-driving said output signal from said translator through a pre-driver, said pre-driver being coupled to said output translator.
- 6. The method of claim 3 wherein said input pad and said output pad are the same pad.
- 7. The method of claim 3 wherein said core region comprises CMOS devices.
Parent Case Info
This is a continuation of application Ser. No. 08/299,004 filed Aug. 31, 1994 now U.S. Pat. No. 5,521,530.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
299004 |
Aug 1994 |
|