The present disclosure is related to electrical fuses. In various embodiments, the fuse is used in an OTP (one time programmable) memory.
As the size of planar transistors has been steadily decreasing since their inception, they are expected to suffer from undesirable short channel effects, especially in 32 nm and smaller technologies.
Conventional OTP (one time programmable) memory in MOS (Metal Oxide Silicon) generally takes advantages of thin-oxide breakdown, but experiences disadvantages, including unreliability for production. Because the heat generated in a P/N junction can easily be dissipated in a planar structure, spikes in the P/N junction that can be shorted due to dopant migration or inter-diffusion of contact alloy require extreme high current, such as an ESD (electrostatic discharge) zap, to reliably break the junction. An approach tying the gate with the drain and applying a high voltage to the source for using MOS as OTP is also unreliable.
The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features and advantages of one or more embodiments of the invention will be apparent from the description, drawings, and claims.
Like reference symbols in the various drawings indicate like elements. The drawings are for illustration only and are not to scale.
Embodiments, or examples, of the invention illustrated in the drawings are now being described using specific languages. It will nevertheless be understood that no limitation of the scope of the invention is thereby intended. Any alterations and modifications in the described embodiments, and any further applications of principles of the invention described in this document are contemplated as would normally occur to one skilled in the art to which the invention relates. Reference numbers may be repeated throughout the embodiments, but this does not necessarily require that feature(s) of one embodiment apply to another embodiment, even if they share the same reference number.
Fin structure 110 is commonly used in fabricating semiconductor devices including transistors, resistors, etc., and includes a substrate 1110 and a fin 1120. Substrate 1110 and fin 1120 are generally of the same semiconductor material, e.g., silicon or other materials commonly used in the semiconductor art.
Substrate 1110 is of P dopant, and, as a result, may be referred to as a P-substrate or a P-sub. Fuse 100 in the embodiment of
As known in the art, fin 1120 is conductive and very thin compared to substrate 1110. In the embodiment of
Silicide layer 120 comprises silicide, which is a compound that has silicon with more electropositive elements. The chemical bonds in siclides range from conductive metal-like structures to covalent or ionic. Silicide is of different types, examples of which include nickel silicide, calcium silicide, platinum silicide, etc. Silicide layer 120 is conductive and on top of fin 1120, but allows access to contact regions 150 and 160. In fact, silicide layer 120 surrounds contact regions 150 and 160. In accordance with embodiments of the invention, a current 140 can flow through silicide layer 120, but is blocked from leakage in substrate 1110 because dopant regions 11210 and 11220, when appropriate, act as a reverse P-N junction that prevents the current flow. When current 140 is at an appropriate value and direction, it causes high impedance between two contact regions 150 and 160 and/or breaks silicide layer 120 that causes fuse 100 to open. In an embodiment, a current 140 in the range of 6.95 E7 to 8.9 E7 Jg (A/cm2) reliably breaks silicide layer 120 and thus opens fuse 100 due to thin fin 1120 on which fuse 100 is created. As a result, embodiments of the invention are reliable and controllable, resulting in improved manufacturing yields. The range of current 140 can be determined by various factors and technologies, including, for example, the FinFET design rules, the width of fin 1110, the concentration level of P-sub 1110, of dopant regions 11210 and 11220, etc.
In accordance with various embodiments of the invention, a transistor 300 is to select a corresponding fuse 100 in a memory array (e.g., memory array 500 in
In an embodiment, when a word line WL and a bit line BL corresponding to a memory cell 400 are at logic low, the corresponding fuse 100 stays closed with low resistance. As a result, the corresponding memory cell 400 is at logic low. Similarly, when the same word line WL and bit line BL are applied a logic high, while the rest of the word lines WL and bit lines BL in the memory array 600 remain low, a current (e.g., current 440) flows from the bit line BL through the corresponding transistor 300 of the memory cell 400 and opens the corresponding fuse 100, causing it to be high resistance. As a result, the corresponding memory cell 400 is at logic high. For example, when all word lines (e.g., word lines WL1 and WL2) and bit lines (e.g., bit lines BL1 and BL2) are at logic low, all cells 400(1,1), 400(1,2), 400(2,1) and 400(2,2) in memory array 600 are at logic low. Further, when all other word lines WL and bit lines BL are at logic low but word line WL1 and bit line BL1 are at logic high, current 440 flows from bit line BL1 through transistor 300(1,1) and opens fuse 100(1,1) causing its resistance to be high, resulting in a logic high for memory cell 400(1,1). Similarly, when all other word lines WL and bit lines BL are at logic low and word line WL2 and bit line BL1 are at logic high, a current (e.g., current 440) flows from bit line BL1 through transistor 300(2,1) and opens fuse 100(2,1), causing it to be high resistance, and resulting in logic high for cell 400(2,1).
Memory array 600 is shown to have four cells 400 in a two rows by two columns configuration for illustration purposes only, embodiments of the invention are applicable in arrays having cells 400 in various configurations with different number of cells 400 per row or per column. Further, embodiments of the invention are applicable for other cells in a memory array of different sizes that function similarly to the cells 400 in the examples described above.
In block 710, a fin structure, e.g., fin structure 110 that includes substrate 1110 and fin 1120 (as image 810), is provided
In block 720, dopant regions, e.g., regions 11210 and 11220, are implanted on fin 1120, resulting in image 820.
In block 730, contact regions, e.g., regions 150 and 160, are formed, resulting in image 830.
In block 740, a silicide layer, e.g., layer 120, is formed, resulting in image 840, or, in fact, fuse 100.
Implanting dopant regions, forming contact regions, growing the silicide layer in blocks, 720, 730, and 740 may be done using various techniques known in the art, and the invention is not limited to any particular technique.
Fuse 900 includes a substrate 910, a silicide layer 920, poly regions 930A and 930B, dopant regions 91210 and 91220, contact regions 950 and 960. Silicide layer 920 is formed on top of substrate 910. Dopant regions 91210 and 91220 are formed in substrate 910, separately apart from one another, and under and in contact with silicide layer 920. Contact regions 950 and 960 are formed on top of dopant regions 91210 and 91220, respectively. Silicide layer 920 surrounds contact regions 950 and 960, but allows access to them.
Poly regions 930A, 930B are formed on top of silicide layer 920 and define a width 970 for fuse 900. In an embodiment, the value of width 970 is defined based on a design rule regarding separation of poly regions 930A and 930B and the desired current (e.g., current 940) used to operate (e.g., open) fuse 900. Selecting an appropriate width 970 is a design choice considering this current 940 as an input. The smaller the width 970 the easier for fuse 900 to open, and, conversely, the larger the width 970 the harder for fuse 900 to open. Further, the higher the current flowing through silicide layer 920, the easier for fuse 900 to open, and, conversely, the lower the current flowing through silicide layer 920, the harder for fuse 900 to open. Depending on implementations, a width 970 may be selected first and an appropriate current 940 is selected to operate with this selected width. Alternatively, a current 940 may be selected first and a width 970 is selected to operate with this selected current. In various embodiments, width 970 is selected as a minimum space allowed between two poly regions 930A and 930B, and current 940 is selected to operate fuse 900 based on this width. Those skilled in the art will recognize that different technologies have different design rules to define the minimum width of the two poly regions (e.g., poly regions 930A and 930B), and embodiments of the invention are not limited to any particular technology or design rule. Further, fuse 900 in the embodiment of
As compared to fuse 100, there is no fin structure on which silicide layer 920 is formed. In the embodiment of
Similar to fuse 100, fuse 900 normally remains closed, and when a current, e.g., current 940 flows through fuse 900, this current would open fuse 900.
In block 1210, substrate 910 is provided, shown as image 1310.
In block 1220, poly regions 930A and 930B are formed on substrate 910, resulting in image 1320. Width 970 is considered as explained above in forming these poly regions 930A and 930B.
In block 1230, dopant regions 91210 and 91220 are formed, resulting in image 1330.
In block 1240, contact regions are 950 and 960 are formed, resulting in image 1340.
In block 1250, silicide layer 920 is formed, resulting in image 1350, which is, in fact, fuse 900.
The above steps in blocks 1220-1250 may be performed using various techniques known in processing semiconductor devices, and embodiments of the invention are not limited to any particular technique.
A number of embodiments of the invention have been described. It will nevertheless be understood that various modifications may be made without departing from the spirit and scope of the invention. For example, as discussed above, a P-sub 110 can be replaced by an N-well 110; a PMOS, instead of NMOS, transistor may be used with an N-well fuse to form a memory cell; to form a memory cell, an NMOS transistor is to function with a P-sub fuse, and a PMOS transistor is to function with an N-well fuse, etc. Further, principles of the invention are applicable with different concentration levels of dopant regions, including substrate (or well) 110, dopant regions 11210 and 11220, etc. Additionally, any material that has the same or similar characteristic as silicide may be used as silicide layer (e.g., layer 120 or 920), and the invention is not limited to a particular material.
The above method embodiments show exemplary steps, but they are not necessarily required to be performed in the order shown. Additionally, steps may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of embodiment of the invention. For example, it is not necessary that contact regions 950 and 960 (and poly regions 930A and 930B) are to be formed in a particular order, but one region may be formed concurrently or non-concurrently with the other one.
Embodiments of the invention are related to electrical fuses. In various embodiments, the fuse is formed from silicide and on top of a fin of a fin structure. Because the fuse is formed on top of a fin, its width takes the width of the fin, which is very thin. Depending on implementations, the fuse is also formed using planar technology and includes a thin width. Because the width of the fuse is relatively thin, a predetermined current can reliably open the fuse. Further, the fuse can be used with a transistor to form a memory cell used in memory arrays, and the transistor utilizes FinFET technology.
Embodiments of the invention can have one or a combination of the following features and/or advantages. Embodiments are controllable, reliable, and improve manufacturing yields because a current in a predictable range can reliably open the fuse. Embodiments block current leakage under a silicide region that forms the fuse. Embodiments can be advantageously used in OTP memory being known for effective and low cost.
Each claim of this disclosure constitutes a separate embodiment, and embodiments that combine different claims and/or different embodiments are within scope of the invention and will be apparent to those skilled in the art after reviewing this disclosure. Accordingly, the scope of the invention should be determined with reference to the following claims, along with the full scope of equivalences to which such claims are entitled.
The present application claims priority of U.S. Application Ser. No. 61/165,206, filed on Mar. 31, 2009, the disclosure of which is hereby incorporation by reference herein in its entirety. The present application is related to U.S. patent application Ser. No. 12/707,788, filed on Feb. 18, 2010, titled MEMORY POWER GATING CIRCUIT AND METHODS; Ser. No. 12/758,426, filed on Apr. 12, 2010, titled FINFETS AND METHODS FOR FORMING THE SAME; Ser. No. 12/731,325, filed on Mar. 25, 2010, titled ELECTRICAL FUSE AND RELATED APPLICATIONS; Ser. No. 12/724,556, filed on Mar. 16, 2010, titled ELECTRICAL ANTI-FUSE AND RELATED APPLICATIONS; Ser. No. 12/757,203, filed on Apr. 9, 2010, titled STI STRUCTURE AND METHOD OF FORMING BOTTOM VOID IN SAME; Ser. No. 12/797,839, filed on Jun. 10, 2010, titled FIN STRUCTURE FOR HIGH MOBILITY MULTIPLE-GATE TRANSISTOR; Ser. No. 12/831,842, filed on Jul. 7, 2010, titled METHOD FOR FORMING HIGH GERMANIUM CONCENTRATION SiGe STRESSOR; Ser. No. 12/761,686, filed on Apr. 16, 2010, titled FINFETS AND METHODS FOR FORMING THE SAME; Ser. No. 12/766,233, filed on Apr. 23, 2010, titled FIN FIELD EFFECT TRANSISTOR; Ser. No. 12/757,271, filed on Apr. 9, 2010, titled ACCUMULATION TYPE FINFET, CIRCUITS AND FABRICATION METHOD THEREOF; Ser. No. 12/694,846, filed on Jan. 27, 2010, titled INTEGRATED CIRCUITS AND METHODS FOR FORMING THE SAME; Ser. No. 12/638,958, filed on Dec. 14, 2009, titled METHOD OF CONTROLLING GATE THICKNESS IN FORMING FINFET DEVICES; Ser. No. 12/768,884, filed on Apr. 28, 2010, titled METHODS FOR DOPING FIN FIELD-EFFECT TRANSISTORS; Ser. No. 12/731,411, filed on Mar. 25, 2010, titled INTEGRATED CIRCUIT INCLUDING FINFETS AND METHODS FOR FORMING THE SAME; Ser. No. 12/775,006, filed on May 6, 2010, titled METHOD FOR FABRICATING A STRAINED STRUCTURE; Ser. No. 12/886,713, filed Sep. 21, 2010, titled METHOD OF FORMING INTEGRATED CIRCUITS; Ser. No. 12/941,509, filed Nov. 8, 2010, titled MECHANISMS FOR FORMING ULTRA SHALLOW JUNCTION; Ser. No. 12/900,626, filed Oct. 8, 2010, titled TRANSISTOR HAVING NOTCHED FIN STRUCTURE AND METHOD OF MAKING THE SAME; Ser. No. 12/903,712, filed Oct. 13, 2010, titled FINFET AND METHOD OF FABRICATING THE SAME; 61/412,846, filed Nov. 12, 2010, 61/394,418, filed Oct. 19, 2010, titled METHODS OF FORMING GATE DIELECTRIC MATERIAL and 61/405,858, filed Oct. 22, 2010, titled METHODS OF FORMING SEMICONDUCTOR DEVICES.
Number | Name | Date | Kind |
---|---|---|---|
5581202 | Yano et al. | Dec 1996 | A |
5658417 | Watanabe et al. | Aug 1997 | A |
5767732 | Lee et al. | Jun 1998 | A |
5963789 | Tsuchiaki | Oct 1999 | A |
6065481 | Fayfield et al. | May 2000 | A |
6121786 | Yamagami et al. | Sep 2000 | A |
6299724 | Fayfield et al. | Oct 2001 | B1 |
6503794 | Watanabe et al. | Jan 2003 | B1 |
6613634 | Ootsuka et al. | Sep 2003 | B2 |
6622738 | Scovell | Sep 2003 | B2 |
6642090 | Fried et al. | Nov 2003 | B1 |
6706571 | Yu et al. | Mar 2004 | B1 |
6713365 | Lin et al. | Mar 2004 | B2 |
6727557 | Takao | Apr 2004 | B2 |
6740247 | Han et al. | May 2004 | B1 |
6743673 | Watanabe et al. | Jun 2004 | B2 |
6762448 | Lin et al. | Jul 2004 | B1 |
6791155 | Lo et al. | Sep 2004 | B1 |
6828646 | Marty et al. | Dec 2004 | B2 |
6830994 | Mitsuki et al. | Dec 2004 | B2 |
6858478 | Chau et al. | Feb 2005 | B2 |
6872647 | Yu et al. | Mar 2005 | B1 |
6940747 | Sharma et al. | Sep 2005 | B1 |
6949768 | Anderson et al. | Sep 2005 | B1 |
6964832 | Moniwa et al. | Nov 2005 | B2 |
7009273 | Inoh et al. | Mar 2006 | B2 |
7018901 | Thean et al. | Mar 2006 | B1 |
7026232 | Koontz et al. | Apr 2006 | B1 |
7067400 | Bedell et al. | Jun 2006 | B2 |
7078312 | Sutanto et al. | Jul 2006 | B1 |
7084079 | Conti et al. | Aug 2006 | B2 |
7084506 | Takao | Aug 2006 | B2 |
7112495 | Ko et al. | Sep 2006 | B2 |
7153744 | Chen et al. | Dec 2006 | B2 |
7157351 | Cheng et al. | Jan 2007 | B2 |
7190050 | King et al. | Mar 2007 | B2 |
7193399 | Aikawa | Mar 2007 | B2 |
7247887 | King et al. | Jul 2007 | B2 |
7265008 | King et al. | Sep 2007 | B2 |
7265418 | Yun et al. | Sep 2007 | B2 |
7297600 | Oh et al. | Nov 2007 | B2 |
7300837 | Chen et al. | Nov 2007 | B2 |
7315994 | Aller et al. | Jan 2008 | B2 |
7323375 | Yoon et al. | Jan 2008 | B2 |
7338614 | Martin et al. | Mar 2008 | B2 |
7351622 | Buh et al. | Apr 2008 | B2 |
7358166 | Agnello et al. | Apr 2008 | B2 |
7361563 | Shin et al. | Apr 2008 | B2 |
7374986 | Kim et al. | May 2008 | B2 |
7394116 | Kim et al. | Jul 2008 | B2 |
7396710 | Okuno | Jul 2008 | B2 |
7407847 | Doyle et al. | Aug 2008 | B2 |
7410844 | Li et al. | Aug 2008 | B2 |
7425740 | Liu et al. | Sep 2008 | B2 |
7442967 | Ko et al. | Oct 2008 | B2 |
7456087 | Cheng | Nov 2008 | B2 |
7494862 | Doyle et al. | Feb 2009 | B2 |
7508031 | Liu et al. | Mar 2009 | B2 |
7528465 | King et al. | May 2009 | B2 |
7534689 | Pal et al. | May 2009 | B2 |
7538387 | Tsai | May 2009 | B2 |
7550332 | Yang | Jun 2009 | B2 |
7598145 | Damlencourt et al. | Oct 2009 | B2 |
7605449 | Liu et al. | Oct 2009 | B2 |
7682911 | Jang et al. | Mar 2010 | B2 |
7759228 | Sugiyama et al. | Jul 2010 | B2 |
7795097 | Pas | Sep 2010 | B2 |
7798332 | Brunet | Sep 2010 | B1 |
7820513 | Hareland et al. | Oct 2010 | B2 |
7851865 | Anderson et al. | Dec 2010 | B2 |
7868317 | Yu et al. | Jan 2011 | B2 |
7898041 | Radosavljevic et al. | Mar 2011 | B2 |
7923321 | Lai et al. | Apr 2011 | B2 |
7923339 | Meunier-Beillard et al. | Apr 2011 | B2 |
7960791 | Anderson et al. | Jun 2011 | B2 |
7985633 | Cai et al. | Jul 2011 | B2 |
7989846 | Furuta | Aug 2011 | B2 |
7989855 | Narihiro | Aug 2011 | B2 |
8003466 | Shi et al. | Aug 2011 | B2 |
8043920 | Chan et al. | Oct 2011 | B2 |
8076189 | Grant | Dec 2011 | B2 |
8101475 | Oh et al. | Jan 2012 | B2 |
20030080361 | Murthy et al. | May 2003 | A1 |
20030109086 | Arao | Jun 2003 | A1 |
20030234422 | Wang et al. | Dec 2003 | A1 |
20040075121 | Yu et al. | Apr 2004 | A1 |
20040129998 | Inoh et al. | Jul 2004 | A1 |
20040192067 | Ghyselen et al. | Sep 2004 | A1 |
20040219722 | Pham et al. | Nov 2004 | A1 |
20040259315 | Sakaguchi et al. | Dec 2004 | A1 |
20050020020 | Collaert et al. | Jan 2005 | A1 |
20050051865 | Lee et al. | Mar 2005 | A1 |
20050082616 | Chen et al. | Apr 2005 | A1 |
20050153490 | Yoon et al. | Jul 2005 | A1 |
20050170593 | Kang et al. | Aug 2005 | A1 |
20050212080 | Wu et al. | Sep 2005 | A1 |
20050221591 | Bedell et al. | Oct 2005 | A1 |
20050224800 | Lindert et al. | Oct 2005 | A1 |
20050233598 | Jung et al. | Oct 2005 | A1 |
20050266698 | Cooney et al. | Dec 2005 | A1 |
20050280102 | Oh et al. | Dec 2005 | A1 |
20060038230 | Ueno et al. | Feb 2006 | A1 |
20060068553 | Thean et al. | Mar 2006 | A1 |
20060091481 | Li et al. | May 2006 | A1 |
20060091482 | Kim et al. | May 2006 | A1 |
20060091937 | Do | May 2006 | A1 |
20060105557 | Klee et al. | May 2006 | A1 |
20060128071 | Rankin et al. | Jun 2006 | A1 |
20060138572 | Arikado et al. | Jun 2006 | A1 |
20060151808 | Chen et al. | Jul 2006 | A1 |
20060153995 | Narwankar et al. | Jul 2006 | A1 |
20060166475 | Mantl | Jul 2006 | A1 |
20060214212 | Horita et al. | Sep 2006 | A1 |
20060258156 | Kittl | Nov 2006 | A1 |
20070001173 | Brask et al. | Jan 2007 | A1 |
20070004218 | Lee et al. | Jan 2007 | A1 |
20070015334 | Kittl et al. | Jan 2007 | A1 |
20070020827 | Buh et al. | Jan 2007 | A1 |
20070024349 | Tsukude | Feb 2007 | A1 |
20070029576 | Nowak et al. | Feb 2007 | A1 |
20070048907 | Lee et al. | Mar 2007 | A1 |
20070076477 | Hwang et al. | Apr 2007 | A1 |
20070093010 | Mathew et al. | Apr 2007 | A1 |
20070093036 | Cheng et al. | Apr 2007 | A1 |
20070096148 | Hoentschel et al. | May 2007 | A1 |
20070120156 | Liu et al. | May 2007 | A1 |
20070122953 | Liu et al. | May 2007 | A1 |
20070122954 | Liu et al. | May 2007 | A1 |
20070128782 | Liu et al. | Jun 2007 | A1 |
20070132053 | King et al. | Jun 2007 | A1 |
20070145487 | Kavalieros et al. | Jun 2007 | A1 |
20070152276 | Arnold et al. | Jul 2007 | A1 |
20070166929 | Matsumoto et al. | Jul 2007 | A1 |
20070178637 | Jung et al. | Aug 2007 | A1 |
20070221956 | Inaba | Sep 2007 | A1 |
20070236278 | Hur et al. | Oct 2007 | A1 |
20070241414 | Narihiro | Oct 2007 | A1 |
20070247906 | Watanabe et al. | Oct 2007 | A1 |
20070254440 | Daval | Nov 2007 | A1 |
20080001171 | Tezuka et al. | Jan 2008 | A1 |
20080036001 | Yun et al. | Feb 2008 | A1 |
20080042209 | Tan et al. | Feb 2008 | A1 |
20080050882 | Bevan et al. | Feb 2008 | A1 |
20080085580 | Doyle et al. | Apr 2008 | A1 |
20080085590 | Yao et al. | Apr 2008 | A1 |
20080095954 | Gabelnick et al. | Apr 2008 | A1 |
20080102586 | Park | May 2008 | A1 |
20080124878 | Cook et al. | May 2008 | A1 |
20080227241 | Nakabayashi et al. | Sep 2008 | A1 |
20080265344 | Mehrad et al. | Oct 2008 | A1 |
20080290470 | King et al. | Nov 2008 | A1 |
20080296632 | Moroz et al. | Dec 2008 | A1 |
20080318392 | Hung et al. | Dec 2008 | A1 |
20090026540 | Sasaki et al. | Jan 2009 | A1 |
20090039388 | Teo et al. | Feb 2009 | A1 |
20090066763 | Fujii et al. | Mar 2009 | A1 |
20090155969 | Chakravarti et al. | Jun 2009 | A1 |
20090166625 | Ting et al. | Jul 2009 | A1 |
20090181477 | King et al. | Jul 2009 | A1 |
20090200612 | Koldiaev | Aug 2009 | A1 |
20090239347 | Ting et al. | Sep 2009 | A1 |
20090321836 | Wei et al. | Dec 2009 | A1 |
20100155790 | Lin et al. | Jun 2010 | A1 |
20100163926 | Hudait et al. | Jul 2010 | A1 |
20100187613 | Colombo et al. | Jul 2010 | A1 |
20100207211 | Sasaki et al. | Aug 2010 | A1 |
20100308379 | Kuan et al. | Dec 2010 | A1 |
20110018065 | Curatola et al. | Jan 2011 | A1 |
20110108920 | Basker et al. | May 2011 | A1 |
20110129990 | Mandrekar et al. | Jun 2011 | A1 |
20110195555 | Tsai et al. | Aug 2011 | A1 |
20110195570 | Lin et al. | Aug 2011 | A1 |
20110256682 | Yu et al. | Oct 2011 | A1 |
20120086053 | Tseng et al. | Apr 2012 | A1 |
Number | Date | Country |
---|---|---|
1945829 | Apr 2004 | CN |
101179046 | May 2005 | CN |
1011459116 | Jun 2009 | CN |
2007-194336 | Aug 2007 | JP |
10-2005-0119424 | Dec 2005 | KR |
1020070064231 | Jun 2007 | KR |
497253 | Aug 2002 | TW |
WO2007115585 | Oct 2007 | WO |
Entry |
---|
Lenoble, Damien, STMicroelectronics, Crolles Cedex, France, “Plasma Doping as an Alternative Route for Ultra-Shallow Junction Integration to Standard CMOS Technologies”, Semiconductor Fabtech—16th Edition, pp. 1-5. |
Shikida, Mitsuhiro, et al., “Comparison of Anisotropic Etching Properties Between KOH and TMAH Solutions”, IEEE Xplore, Jun. 30, 2010, pp. 315-320. |
Chui, King-Jien, et al., “Source/Drain Germanium Condensation for P-Channel Strained Ultra-Thin Body Transistors”, Silicon Nano Device Lab, Dept. of Electrical and Computer Engineering, National University of Singapore; IEEE 2005. |
Quirk et al., Semiconductor Manufacturing Technology, Oct. 2001, Prentice Hall, Chapter 16. |
McVittie, James P., et al., “SPEEDIE: A Profile Simulator for Etching and Deposition”, Proc. SPIE 1392, 126 (1991). |
90 nm Technology. retrieved from the internet <URL:http://tsmc.com/english/dedicatedFoundry/technology/90nm.htm. |
Merriam Webster definition of substantially retrieved from the internet <URL:http://www.merriam-webster.com/dictionary/substantial>. |
Smith, Casey Eben, Advanced Technology for Source Drain Resistance, Diss. University of North Texas, 2008. |
Liow, Tsung-Yang et al., “Strained N-Channel FinFETs Featuring in Situ Doped Silicon-Carbon Si1-YCy Source Drain Stressors with High Carbon Content”, IEEE Transactions on Electron Devices 55.9 (2008): 2475-483. |
Office Action dated Mar. 28, 2012 from corresponding application No. CN 201010228334.6. |
Notice of Decision on Patent dated Mar. 12, 2012 from corresponding application No. 10-2010-0072103. |
OA dated Mar. 27, 2012 from corresponding application No. KR10-2010-0094454. |
OA dated Mar. 29, 2012 from corresponding application No. KR10-2010-0090264. |
Anathan, Hari, et al., “FinFet SRAM—Device and Circuit Design Considerations”, Quality Electronic Design, 2004, Proceedings 5th International Symposium (2004); pp. 511-516. |
Jha, Niraj, Low-Power FinFET Circuit Design, Dept. of Electrical Engineering, Princeton University n.d. |
Kedzierski, J., et al., “Extension and Source/Drain Design for High-Performance FinFET Devices”, IEEE Transactions on Electron Devices, vol. 50, No. 4, Apr. 2003, pp. 952-958. |
Liow, Tsung-Yang et al., “Strained N-Channel FinFETs with 25 nm Gate Length and Silicon-Carbon Source/Drain Regions for Performance Enhancement”, VLSI Technology, 2006, Digest of Technical Papers, 2006 Symposium on VLSI Technology 2006; pp. 56-57. |
Office Action dated May 2, 2012 from corresponding application No. CN 201010196345.0. |
Office Action dated May 4, 2012 from corresponding application No. CN 201010243667.6. |
Number | Date | Country | |
---|---|---|---|
20100244144 A1 | Sep 2010 | US |
Number | Date | Country | |
---|---|---|---|
61165206 | Mar 2009 | US |