Claims
- 1. An apparatus for identifying the mask vintage of a semiconductor device, comprising:a semiconductor device having a plurality of semiconductor levels of different semiconductor technologies; and electrical devices constructed from each of said semiconductor technologies within each of said semiconductor levels, wherein said electrical devices form a mask programmable conduction path for mask identification within said semiconductor device.
- 2. The apparatus of claim 1 further comprising:means for encoding said electrical devices in a binary encoded format to identify said mask vintage; and, means for electrically interrogating said semiconductor device for said mask vintage by reading the binary encoded electrical devices.
- 3. An apparatus for identifying the mask vintage of a deep trench and surface strap structure, comprising a mask programmable conduction path for mask identification within said semiconductor device, said conduction path fabricated from the technology of each of the following layers: a first metal layer, a first contact layer, a diffusion layer, a surface strap layer, a deep trench layer, a second contact layer, and a second metal layer.
- 4. The apparatus of claim 3 further comprising a third contact layer and a third metal layer.
- 5. An apparatus for identifying the mask vintage of a polysilicon gate structure, comprising a mask programmable conduction path for mask identification within said semiconductor device, said conduction path fabricated from the technology of each of the following layers: a first metal layer, a first contact layer, a polysilicon gate layer, a second contact layer, and a second metal layer.
- 6. The apparatus of claim 5 further comprising a third contact layer and a third metal layer.
- 7. An apparatus for identifying the mask vintage of N Well and N Diffusion Implant structures, comprising a mask programmable conduction path for mask identification within said semiconductor device, said conduction path fabricated from the technology of each of the following layers: a first metal layer, a first contact layer, a diffusion layer, a diffusion N Well layer, a second contact layer, and a second metal layer.
- 8. The apparatus of claim 5 further comprising a second deeper diffusion N Well layer.
- 9. The apparatus of claim 7 further comprising a third contact layer and a third metal layer.
- 10. An apparatus for identifying the mask vintage of a substrate P-diffusion structure, comprising a mask programmable conduction path for mask identification within said semiconductor device, said conduction path fabricated from the technology of each of the following layers: a first metal layer, a first contact layer, and a p diffusion layer.
- 11. An apparatus for identifying the mask vintage of a diffusion structure, first and second metal structures, first and second contact structures, comprising a mask programmable conduction path for mask identification within said semiconductor device, said conduction path fabricated from the technology of each of the following layers: a first metal layer, a first contact layer, a polysilicon gate layer, a diffusion layer, a second contact layer, and a second metal layer.
- 12. The apparatus of claim 11 further comprising a third contact layer and a third metal layer.
- 13. An apparatus for identifying the mask vintage of a semiconductor device, comprising:a semiconductor device having a plurality of semiconductor levels of different semiconductor technologies; electrical devices constructed from each of said semiconductor technologies within each of said semiconductor levels, wherein said electrical devices form a mask programmable conduction path for mask identification within said semiconductor device; and circuitry for electrical interrogation of said electrical devices to access mask identification.
Parent Case Info
This application is a Division of application Ser. No. 09/238,874, filed Jan. 27, 1999, now U.S. Pat. No. 6,268,228.
US Referenced Citations (30)