Y. Iwata, et al., "A High-Density Nand EEPROM With Block-Page Programming for Microcomputer Applications", IEEE Journal of Solid-State Circuits, vol. 25, No. 2, Apr. 1990, pp. 417-423. |
H. Kume, et al., "A Flash-Erase EEPROM Cell With an Asymmetric Source and Drain Structure", IEEE Tech. Dig. of IEDM, 1987, pp. 560-563. |
K. Yoshikawa, et al., "A Reliable Profiled Lightly Doped Drain (PLD) Cell for High-Density Submicrometer EPROM'S and Flash EEPROM'S", IEEE Transactions on Electron Devices, vol. 37, No. 4, Apr. 1990, pp. 999-1005. |
Wu-Shiung FENG et al., "MOSFET Drain Breakdown Voltage", IEEE Electron Device Letters, vol. EDL-7, No. 7, Jul. 1986, pp. 449-450. |