Claims
- 1. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said first portion including an upper barrier metal layer;
- an inter-metal dielectric layer disposed on said lower antifuse and metal interconnect electrodes, said inter-metal dielectric layer including an antifuse via formed therethrough communicating with said lower antifuse electrode and a metal interconnect via formed therethrough communicating with said lower metal interconnect electrode;
- an antifuse material layer disposed in said antifuse via; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 2. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said first portion including an upper barrier metal layer;
- an antifuse material layer disposed on said lower antifuse electrode;
- an inter-metal dielectric layer disposed on said antifuse material layer and said lower metal interconnect electrode, said inter-metal dielectric layer having an upper antifuse electrode via formed therethrough communicating with said antifuse material and an upper metal interconnect electrode via formed therethrough communicating with said lower metal interconnect electrode; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed in said upper antifuse electrode via and on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 3. The antifuse and metal interconnect structure of claim 2, further including, a first oxide spacer surrounding the periphery of said lower antifuse electrode and a second oxide spacer surrounding the periphery of said lower metal interconnect electrode.
- 4. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said first portion including an upper barrier metal layer;
- an inter-metal dielectric layer disposed on said lower antifuse and metal interconnect electrodes, said inter-metal dielectric layer including an antifuse via formed therethrough communicating with said lower antifuse electrode and a metal interconnect via formed therethrough communicating with said lower metal interconnect electrode;
- an antifuse material layer disposed in said antifuse via;
- a barrier layer formed on said antifuse material layer; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 5. The antifuse and metal interconnect structure of claim 4, wherein said second portion forming a lower metal interconnect electrode has a backsputtered upper surface.
- 6. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said first portion including an upper barrier metal layer;
- an antifuse material layer disposed on said lower antifuse electrode;
- a barrier layer formed on said antifuse material layer;
- an inter-metal dielectric layer disposed on said antifuse material layer and said lower metal interconnect electrode, said inter-metal dielectric layer having an upper antifuse electrode via formed therethrough communicating with said antifuse material and an upper metal interconnect electrode via formed therethrough communicating with said lower metal interconnect electrode; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed in said upper antifuse electrode via and on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 7. The antifuse and metal interconnect structure of claim 6, wherein said second portion forming a lower metal interconnect electrode has a backsputtered upper surface.
- 8. The antifuse and metal interconnect structure of claim 7, further including a first oxide spacer surrounding the periphery of said lower antifuse electrode and a second oxide spacer surrounding the periphery of said lower metal interconnect electrode.
- 9. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said second portion having a thinner upper layer than said first portion;
- an inter-metal dielectric layer disposed on said lower antifuse and metal interconnect electrodes, said inter-metal dielectric layer including an antifuse via formed therethrough communicating with said lower antifuse electrode and a metal interconnect via formed therethrough communicating with said lower metal interconnect electrode;
- an antifuse material layer disposed in said antifuse via; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 10. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said second portion having a thinner upper layer than said first portion;
- an antifuse material layer disposed on said lower antifuse electrode;
- an inter-metal dielectric layer disposed on said antifuse material layer and said lower metal interconnect electrode, said inter-metal dielectric layer having an upper antifuse electrode via formed therethrough communicating with said antifuse material and an upper metal interconnect electrode via formed therethrough communicating with said lower metal interconnect electrode; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed in said upper antifuse electrode via and on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 11. The antifuse and metal interconnect structure of claim 10, further including a first oxide spacer surrounding the periphery of said lower antifuse electrode and a second oxide spacer surrounding the periphery of said lower metal interconnect electrode.
- 12. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said second portion having a thinner upper layer than said first portion;
- an inter-metal dielectric layer disposed on said lower antifuse and metal interconnect electrodes, said inter-metal dielectric layer including an antifuse via formed therethrough communicating with said lower antifuse electrode and a metal interconnect via formed therethrough communicating with said lower metal interconnect electrode;
- an antifuse material layer disposed in said antifuse via;
- a barrier layer formed on said antifuse material layer; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 13. The antifuse and metal interconnect structure of claim 12, wherein said second portion forming a lower metal interconnect electrode has a backsputtered upper surface.
- 14. An antifuse and metal interconnect structure in an integrated circuit comprising:
- a substrate having an insulating layer disposed on an upper surface thereof;
- a first multilayer metal interconnect layer disposed on said insulating layer and having a first portion forming a lower antifuse electrode and a second portion forming a lower metal interconnect electrode, said second portion having a thinner upper layer than said first portion;
- an antifuse material layer disposed on said lower antifuse electrode;
- a barrier layer formed on said antifuse material layer;
- an inter-metal dielectric layer disposed on said antifuse material layer and said lower metal interconnect electrode, said inter-metal dielectric layer having an upper antifuse electrode via formed therethrough communicating with said antifuse material and an upper metal interconnect electrode via formed therethrough communicating with said lower metal interconnect electrode; and
- a second multilayer metal interconnect layer in said integrated circuit comprising an upper antifuse electrode disposed in said upper antifuse electrode via and on said antifuse material layer and an upper metal interconnect electrode disposed in said upper metal interconnect electrode via and on said lower metal interconnect electrode.
- 15. The antifuse and metal interconnect structure of claim 14, wherein said second portion forming a lower metal interconnect electrode has a backsputtered upper surface.
- 16. The antifuse and metal interconnect structure of claim 15, further including a first oxide spacer surrounding the periphery of said lower antifuse electrode and a second oxide spacer surrounding the periphery of said lower metal interconnect electrode.
RELATED APPLICATIONS
This is a continuation of patent application Ser. No. 07/947,275, filed Sep. 18, 1994, now U.S. Pat. No. 5,387,812, which is a divisional application of application Ser. No. 07/743,261, filed Aug. 9, 1991, now U.S. Pat. No. 5,272,101, which is a continuation-in-part of application Ser. No. 07/604,779, filed Oct. 26, 1990, now U.S. Pat. No. 5,181,096, which is a continuation-in-part of application Ser. No. 07/508,306, filed Apr. 12, 1990, now U.S. Pat. No. 5,070,384.
US Referenced Citations (56)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0162529 |
Mar 1989 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
743261 |
Aug 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
947275 |
Sep 1994 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
604779 |
Oct 1990 |
|
Parent |
508306 |
Apr 1990 |
|