Claims
- 1. A semiconductor device including an array of electrically programmable read-only memory cells comprising:
- a semiconductor substrate having a first conductivity type;
- a first well region having a second conductivity type that is opposite the first conductivity type, wherein the first well region lies within the substrate;
- a second well region having the first conductivity type, wherein the second well region lies within the first well region;
- a third well region having the first conductivity type, wherein the third well region lies within the first well region and is spaced apart from the second well region;
- a first plurality of floating gates overlying the first well region, wherein:
- the first plurality of floating gates includes a second plurality of floating gates and a third plurality of floating gates;
- the second plurality of floating gates overlie the second well region; and
- the third plurality of floating gates overlie the third well region;
- an intergate dielectric layer lying adjacent to the first plurality of floating gates; and
- a first word line and a second word line lying adjacent to the intergate dielectric layer and overlying the first well region.
- 2. The semiconductor device of claim 1, wherein:
- the first and second word lines have lengths that extend in a first direction;
- the second and third well regions have lengths that extend in a second direction that is perpendicular to the first direction; and
- each of the first and second word lines overlies the second and third well regions.
- 3. The semiconductor device of claim 1, wherein:
- each of the floating gates has a T-shape that includes a trunk portion and a cross-bar portion;
- the intergate dielectric layer has a uniform thickness along surfaces of the trunk and cross-bar portions of the floating gates; and
- portions of the word lines underlie portions of the floating gates.
- 4. The semiconductor device of claim 1, wherein the intergate dielectric layer includes oxide-nitride-oxide and has an electrically measured oxide equivalent thickness in a range of 50-300 angstroms.
Parent Case Info
This is a divisional of patent application Ser. No. 08/311,162, filed Sep. 16, 1994 now U.S. Pat. No. 5,498,560.
US Referenced Citations (18)
Foreign Referenced Citations (4)
Number |
Date |
Country |
55-46502 |
Apr 1980 |
JPX |
3-34577 |
Feb 1991 |
JPX |
5-226665 |
Sep 1993 |
JPX |
5-343700 |
Dec 1993 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
311162 |
Sep 1994 |
|