S. Mukherjee et al., "A Signle Transistor EEPROM Cell and Its Implementation in a 512K CMOS EEPROM," International Electron Devices Meeting, Paper 26.1, pp. 616-619. |
H. Kume et al., "A Flash-Erase EEPROM Cell with an Asymmetric Source and Drain Structure," International Electron Devices Meeting, Paper 25.8, pp. 560-563. |
G. Samachisa et al., "A 128K Flash EEPROM Using Double Polysilicon Technology," 1987 IEEE International Solid State Circuits Conference, Paper 7.4, pp. 76-77, 345. |
F. Masuoka et al., "A New Flash E2 PROM Cell Using Triple Polysilicon Technology" International Electron Devices Meeting, Paper 17.3, pp. 464-466 (1984). |
F. Masuoka et al., "A 256K Flash EEPROM Using Triple Polysilicon Technology," 1985 IEEE International Solid-State Circuits Conference, pp. 168-169, 335. |
V. N. Kynett, et al., "An In-System, Reprogrammable 256K CMOS Flash Memory" 1988, IEEE International Solid State Circuits Conference, pp. 132-133. |