Claims
- 1. An electrically erasable and reprogrammable non volatile memory cell implemented in CMOS polycrystalline silicon gate transistor technology comprising a p-channel MOS transistor and a floating electrode, said MOS transistor having a floating gate placed on a gate oxide layer, said gate forming a first portion of said floating electrode, a second portion of said floating electrode having a surface substantially larger than that of said gate and being placed on a field oxide layer of substantially greater thickness than that of said gate oxide layer, a third portion of said floating electrode being separated from said p-channel MOS transistor having a surface substantially similar to that of said first portion and being placed on an injection oxide layer of smaller thickness than that of said gate oxide layer, a p-doped well being formed in the substrate under said third portion of the floating electrode and being connected through a p.sup.+ -doped region to write-control electrode, an erase control electrode being arranged in facing relationship to said second portion of the floating electrode and being separated therefrom by at least one insulating oxide layer, the arrangement providing a capacitance between the erase control electrode and said second portion of the floating electrode which is greater than the capacitance between said floating electrode and the substrate or said p.sup.- -doped well, and wherein said second portion of the floating electrode is made of n.sup.+ -doped polycristalline silicon, and wherein an n.sup.+ -doped region is formed in said p.sup.- -doped well, said n.sup.- -doped region overlapping in part said injection oxide layer and contacting said p.sup.+ -doped region connected to said write control electrode whereby said floating gate may be negatively charged or discharged by the application of an appropriate voltage between said erase- and write-control electrode to cause a Fowler-Nordheim tunneling current to flow through said injection oxide layer between said p.sup.- doped well and said third portion of said floating electrode.
- 2. An electrically erasable and reprogrammable non volatile memory cell implemented in CMOS polycristalline silicon gate transistor technology comprising a p-channel MOS transistor having a floating gate placed on a gate oxide layer, said gate forming a first portion of a floating electrode, a second portion of said floating electrode having a surface substantially larger than that of said gate and being placed on a field oxide layer of substantially greater thickness than that of said gate oxide layer, a third portion of said floating electrode having a surface substantially similar to that of said first portion and being placed on an injection oxide layer of smaller thickness than that of said gate oxide layer, a p-doped well being formed in the substrate under said third portion of the floating electrode and being connected through a p.sup.+ -doped region to a write-control electrode, an erase control electrode being arranged in facing relationship to said second portion of the floating electrode and being separated therefrom by at least one insulating oxide layer, the arrangement providing a capacitance between the erase control electrode and said second portion of the floating electrode which is greater than the capacitance between said floating electrode and the substrate or said p.sup.- -doped well, and wherein an n.sup.+ -doped region is formed in said p.sup.- -doped well, said n.sup.+ -doped region overlapping in part said injection oxide layer and contacting said p.sup.+ -doped region connected to said write control electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2404/79 |
Mar 1979 |
CHX |
|
Parent Case Info
This is a continuation of application Ser. No. 129,324 filed Mar. 11, 1980, now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
IEEE J. Solid State Circuits, vol. SC9, No. 3, Jun. 1974, pp. 103-110. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
129324 |
Mar 1980 |
|